i915_dma.c 57.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28 29 30

#include "drmP.h"
#include "drm.h"
J
Jesse Barnes 已提交
31
#include "drm_crtc_helper.h"
32
#include "drm_fb_helper.h"
J
Jesse Barnes 已提交
33
#include "intel_drv.h"
L
Linus Torvalds 已提交
34 35
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
37
#include "../../../platform/x86/intel_ips.h"
38
#include <linux/pci.h>
39
#include <linux/vgaarb.h>
40 41
#include <linux/acpi.h>
#include <linux/pnp.h>
42
#include <linux/vga_switcheroo.h>
43
#include <linux/slab.h>
44
#include <acpi/video.h>
L
Linus Torvalds 已提交
45

46 47 48 49 50 51 52 53 54 55 56
static void i915_write_hws_pga(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

57 58 59 60
/**
 * Sets up the hardware status page for devices that need a physical address
 * in the register.
 */
61
static int i915_init_phys_hws(struct drm_device *dev)
62 63
{
	drm_i915_private_t *dev_priv = dev->dev_private;
64

65 66
	/* Program Hardware Status Page */
	dev_priv->status_page_dmah =
67
		drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
68 69 70 71 72 73

	if (!dev_priv->status_page_dmah) {
		DRM_ERROR("Can not allocate hardware status page\n");
		return -ENOMEM;
	}

74 75
	memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
		  0, PAGE_SIZE);
76

77
	i915_write_hws_pga(dev);
78

79
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
80 81 82 83 84 85 86
	return 0;
}

/**
 * Frees the hardware status page, whether it's a physical address or a virtual
 * address set up by the X Server.
 */
87
static void i915_free_hws(struct drm_device *dev)
88 89
{
	drm_i915_private_t *dev_priv = dev->dev_private;
90 91
	struct intel_ring_buffer *ring = LP_RING(dev_priv);

92 93 94 95 96
	if (dev_priv->status_page_dmah) {
		drm_pci_free(dev, dev_priv->status_page_dmah);
		dev_priv->status_page_dmah = NULL;
	}

97 98
	if (ring->status_page.gfx_addr) {
		ring->status_page.gfx_addr = 0;
99 100 101 102 103 104 105
		drm_core_ioremapfree(&dev_priv->hws_map, dev);
	}

	/* Need to rewrite hardware status page */
	I915_WRITE(HWS_PGA, 0x1ffff000);
}

106
void i915_kernel_lost_context(struct drm_device * dev)
L
Linus Torvalds 已提交
107 108
{
	drm_i915_private_t *dev_priv = dev->dev_private;
109
	struct drm_i915_master_private *master_priv;
110
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
111

J
Jesse Barnes 已提交
112 113 114 115 116 117 118
	/*
	 * We should never lose context on the ring with modesetting
	 * as we don't expose it to userspace
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

119 120
	ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
	ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
L
Linus Torvalds 已提交
121 122
	ring->space = ring->head - (ring->tail + 8);
	if (ring->space < 0)
123
		ring->space += ring->size;
L
Linus Torvalds 已提交
124

125 126 127 128 129 130
	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (ring->head == ring->tail && master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
L
Linus Torvalds 已提交
131 132
}

133
static int i915_dma_cleanup(struct drm_device * dev)
L
Linus Torvalds 已提交
134
{
J
Jesse Barnes 已提交
135
	drm_i915_private_t *dev_priv = dev->dev_private;
136 137
	int i;

L
Linus Torvalds 已提交
138 139 140 141
	/* Make sure interrupts are disabled here because the uninstall ioctl
	 * may not have been called from userspace and after dev_private
	 * is freed, it's too late.
	 */
142
	if (dev->irq_enabled)
D
Dave Airlie 已提交
143
		drm_irq_uninstall(dev);
L
Linus Torvalds 已提交
144

145
	mutex_lock(&dev->struct_mutex);
146 147
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
148
	mutex_unlock(&dev->struct_mutex);
149

150 151 152
	/* Clear the HWS virtual address at teardown */
	if (I915_NEED_GFX_HWS(dev))
		i915_free_hws(dev);
L
Linus Torvalds 已提交
153 154 155 156

	return 0;
}

J
Jesse Barnes 已提交
157
static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
L
Linus Torvalds 已提交
158
{
J
Jesse Barnes 已提交
159
	drm_i915_private_t *dev_priv = dev->dev_private;
160
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
161
	int ret;
L
Linus Torvalds 已提交
162

163 164 165 166 167
	master_priv->sarea = drm_getsarea(dev);
	if (master_priv->sarea) {
		master_priv->sarea_priv = (drm_i915_sarea_t *)
			((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
	} else {
168
		DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
169 170
	}

171
	if (init->ring_size != 0) {
172
		if (LP_RING(dev_priv)->obj != NULL) {
173 174 175 176 177
			i915_dma_cleanup(dev);
			DRM_ERROR("Client tried to initialize ringbuffer in "
				  "GEM mode\n");
			return -EINVAL;
		}
L
Linus Torvalds 已提交
178

179 180 181 182
		ret = intel_render_ring_init_dri(dev,
						 init->ring_start,
						 init->ring_size);
		if (ret) {
183
			i915_dma_cleanup(dev);
184
			return ret;
185
		}
L
Linus Torvalds 已提交
186 187
	}

188
	dev_priv->cpp = init->cpp;
L
Linus Torvalds 已提交
189 190 191
	dev_priv->back_offset = init->back_offset;
	dev_priv->front_offset = init->front_offset;
	dev_priv->current_page = 0;
192 193
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->pf_current_page = 0;
L
Linus Torvalds 已提交
194 195 196 197 198 199 200 201

	/* Allow hardware batchbuffers unless told otherwise.
	 */
	dev_priv->allow_batchbuffer = 1;

	return 0;
}

202
static int i915_dma_resume(struct drm_device * dev)
L
Linus Torvalds 已提交
203 204
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
L
Linus Torvalds 已提交
206

207
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
208

209
	if (ring->map.handle == NULL) {
L
Linus Torvalds 已提交
210 211
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
E
Eric Anholt 已提交
212
		return -ENOMEM;
L
Linus Torvalds 已提交
213 214 215
	}

	/* Program Hardware Status Page */
216
	if (!ring->status_page.page_addr) {
L
Linus Torvalds 已提交
217
		DRM_ERROR("Can not find hardware status page\n");
E
Eric Anholt 已提交
218
		return -EINVAL;
L
Linus Torvalds 已提交
219
	}
220
	DRM_DEBUG_DRIVER("hw status page @ %p\n",
221 222
				ring->status_page.page_addr);
	if (ring->status_page.gfx_addr != 0)
223
		intel_ring_setup_status_page(ring);
224
	else
225
		i915_write_hws_pga(dev);
226

227
	DRM_DEBUG_DRIVER("Enabled hardware status page\n");
L
Linus Torvalds 已提交
228 229 230 231

	return 0;
}

232 233
static int i915_dma_init(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
234
{
235
	drm_i915_init_t *init = data;
L
Linus Torvalds 已提交
236 237
	int retcode = 0;

238
	switch (init->func) {
L
Linus Torvalds 已提交
239
	case I915_INIT_DMA:
J
Jesse Barnes 已提交
240
		retcode = i915_initialize(dev, init);
L
Linus Torvalds 已提交
241 242 243 244 245
		break;
	case I915_CLEANUP_DMA:
		retcode = i915_dma_cleanup(dev);
		break;
	case I915_RESUME_DMA:
D
Dave Airlie 已提交
246
		retcode = i915_dma_resume(dev);
L
Linus Torvalds 已提交
247 248
		break;
	default:
E
Eric Anholt 已提交
249
		retcode = -EINVAL;
L
Linus Torvalds 已提交
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
		break;
	}

	return retcode;
}

/* Implement basically the same security restrictions as hardware does
 * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
 *
 * Most of the calculations below involve calculating the size of a
 * particular instruction.  It's important to get the size right as
 * that tells us where the next instruction to check is.  Any illegal
 * instruction detected will be given a size of zero, which is a
 * signal to abort the rest of the buffer.
 */
265
static int validate_cmd(int cmd)
L
Linus Torvalds 已提交
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
{
	switch (((cmd >> 29) & 0x7)) {
	case 0x0:
		switch ((cmd >> 23) & 0x3f) {
		case 0x0:
			return 1;	/* MI_NOOP */
		case 0x4:
			return 1;	/* MI_FLUSH */
		default:
			return 0;	/* disallow everything else */
		}
		break;
	case 0x1:
		return 0;	/* reserved */
	case 0x2:
		return (cmd & 0xff) + 2;	/* 2d commands */
	case 0x3:
		if (((cmd >> 24) & 0x1f) <= 0x18)
			return 1;

		switch ((cmd >> 24) & 0x1f) {
		case 0x1c:
			return 1;
		case 0x1d:
D
Dave Airlie 已提交
290
			switch ((cmd >> 16) & 0xff) {
L
Linus Torvalds 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
			case 0x3:
				return (cmd & 0x1f) + 2;
			case 0x4:
				return (cmd & 0xf) + 2;
			default:
				return (cmd & 0xffff) + 2;
			}
		case 0x1e:
			if (cmd & (1 << 23))
				return (cmd & 0xffff) + 1;
			else
				return 1;
		case 0x1f:
			if ((cmd & (1 << 23)) == 0)	/* inline vertices */
				return (cmd & 0x1ffff) + 2;
			else if (cmd & (1 << 17))	/* indirect random */
				if ((cmd & 0xffff) == 0)
					return 0;	/* unknown length, too hard */
				else
					return (((cmd & 0xffff) + 1) / 2) + 1;
			else
				return 2;	/* indirect sequential */
		default:
			return 0;
		}
	default:
		return 0;
	}

	return 0;
}

323
static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
L
Linus Torvalds 已提交
324 325
{
	drm_i915_private_t *dev_priv = dev->dev_private;
326
	int i, ret;
L
Linus Torvalds 已提交
327

328
	if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
E
Eric Anholt 已提交
329
		return -EINVAL;
330

L
Linus Torvalds 已提交
331
	for (i = 0; i < dwords;) {
332 333
		int sz = validate_cmd(buffer[i]);
		if (sz == 0 || i + sz > dwords)
E
Eric Anholt 已提交
334
			return -EINVAL;
335
		i += sz;
L
Linus Torvalds 已提交
336 337
	}

338 339 340 341 342 343
	ret = BEGIN_LP_RING((dwords+1)&~1);
	if (ret)
		return ret;

	for (i = 0; i < dwords; i++)
		OUT_RING(buffer[i]);
344 345 346 347 348
	if (dwords & 1)
		OUT_RING(0);

	ADVANCE_LP_RING();

L
Linus Torvalds 已提交
349 350 351
	return 0;
}

352 353
int
i915_emit_box(struct drm_device *dev,
354 355
	      struct drm_clip_rect *box,
	      int DR1, int DR4)
L
Linus Torvalds 已提交
356
{
357 358
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
L
Linus Torvalds 已提交
359

360 361
	if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
	    box->y2 <= 0 || box->x2 <= 0) {
L
Linus Torvalds 已提交
362
		DRM_ERROR("Bad box %d,%d..%d,%d\n",
363
			  box->x1, box->y1, box->x2, box->y2);
E
Eric Anholt 已提交
364
		return -EINVAL;
L
Linus Torvalds 已提交
365 366
	}

367
	if (INTEL_INFO(dev)->gen >= 4) {
368 369 370 371
		ret = BEGIN_LP_RING(4);
		if (ret)
			return ret;

372
		OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
373 374
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
375 376
		OUT_RING(DR4);
	} else {
377 378 379 380
		ret = BEGIN_LP_RING(6);
		if (ret)
			return ret;

381 382
		OUT_RING(GFX_OP_DRAWRECT_INFO);
		OUT_RING(DR1);
383 384
		OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
		OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
385 386 387
		OUT_RING(DR4);
		OUT_RING(0);
	}
388
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
389 390 391 392

	return 0;
}

393 394 395 396
/* XXX: Emitting the counter should really be moved to part of the IRQ
 * emit. For now, do it in both places:
 */

397
static void i915_emit_breadcrumb(struct drm_device *dev)
398 399
{
	drm_i915_private_t *dev_priv = dev->dev_private;
400
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
401

402
	dev_priv->counter++;
403
	if (dev_priv->counter > 0x7FFFFFFFUL)
404
		dev_priv->counter = 0;
405 406
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
407

408 409 410 411 412 413 414
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
415 416
}

417
static int i915_dispatch_cmdbuffer(struct drm_device * dev,
418 419 420
				   drm_i915_cmdbuffer_t *cmd,
				   struct drm_clip_rect *cliprects,
				   void *cmdbuf)
L
Linus Torvalds 已提交
421 422 423 424 425 426
{
	int nbox = cmd->num_cliprects;
	int i = 0, count, ret;

	if (cmd->sz & 0x3) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
427
		return -EINVAL;
L
Linus Torvalds 已提交
428 429 430 431 432 433 434 435
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;

	for (i = 0; i < count; i++) {
		if (i < nbox) {
436
			ret = i915_emit_box(dev, &cliprects[i],
L
Linus Torvalds 已提交
437 438 439 440 441
					    cmd->DR1, cmd->DR4);
			if (ret)
				return ret;
		}

442
		ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
L
Linus Torvalds 已提交
443 444 445 446
		if (ret)
			return ret;
	}

447
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
448 449 450
	return 0;
}

451
static int i915_dispatch_batchbuffer(struct drm_device * dev,
452 453
				     drm_i915_batchbuffer_t * batch,
				     struct drm_clip_rect *cliprects)
L
Linus Torvalds 已提交
454
{
455
	struct drm_i915_private *dev_priv = dev->dev_private;
L
Linus Torvalds 已提交
456
	int nbox = batch->num_cliprects;
457
	int i, count, ret;
L
Linus Torvalds 已提交
458 459 460

	if ((batch->start | batch->used) & 0x7) {
		DRM_ERROR("alignment");
E
Eric Anholt 已提交
461
		return -EINVAL;
L
Linus Torvalds 已提交
462 463 464 465 466 467 468
	}

	i915_kernel_lost_context(dev);

	count = nbox ? nbox : 1;
	for (i = 0; i < count; i++) {
		if (i < nbox) {
469
			ret = i915_emit_box(dev, &cliprects[i],
470
					    batch->DR1, batch->DR4);
L
Linus Torvalds 已提交
471 472 473 474
			if (ret)
				return ret;
		}

475
		if (!IS_I830(dev) && !IS_845G(dev)) {
476 477 478 479
			ret = BEGIN_LP_RING(2);
			if (ret)
				return ret;

480
			if (INTEL_INFO(dev)->gen >= 4) {
481 482 483 484 485 486
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
				OUT_RING(batch->start);
			} else {
				OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
				OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			}
L
Linus Torvalds 已提交
487
		} else {
488 489 490 491
			ret = BEGIN_LP_RING(4);
			if (ret)
				return ret;

L
Linus Torvalds 已提交
492 493 494 495 496
			OUT_RING(MI_BATCH_BUFFER);
			OUT_RING(batch->start | MI_BATCH_NON_SECURE);
			OUT_RING(batch->start + batch->used - 4);
			OUT_RING(0);
		}
497
		ADVANCE_LP_RING();
L
Linus Torvalds 已提交
498 499
	}

500

501
	if (IS_G4X(dev) || IS_GEN5(dev)) {
502 503 504 505 506
		if (BEGIN_LP_RING(2) == 0) {
			OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
			OUT_RING(MI_NOOP);
			ADVANCE_LP_RING();
		}
507
	}
L
Linus Torvalds 已提交
508

509
	i915_emit_breadcrumb(dev);
L
Linus Torvalds 已提交
510 511 512
	return 0;
}

513
static int i915_dispatch_flip(struct drm_device * dev)
L
Linus Torvalds 已提交
514 515
{
	drm_i915_private_t *dev_priv = dev->dev_private;
516 517
	struct drm_i915_master_private *master_priv =
		dev->primary->master->driver_priv;
518
	int ret;
L
Linus Torvalds 已提交
519

520
	if (!master_priv->sarea_priv)
521 522
		return -EINVAL;

523
	DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
524 525 526
			  __func__,
			 dev_priv->current_page,
			 master_priv->sarea_priv->pf_current_page);
L
Linus Torvalds 已提交
527

528 529
	i915_kernel_lost_context(dev);

530 531 532 533
	ret = BEGIN_LP_RING(10);
	if (ret)
		return ret;

534
	OUT_RING(MI_FLUSH | MI_READ_FLUSH);
535
	OUT_RING(0);
L
Linus Torvalds 已提交
536

537 538 539 540 541
	OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
	OUT_RING(0);
	if (dev_priv->current_page == 0) {
		OUT_RING(dev_priv->back_offset);
		dev_priv->current_page = 1;
L
Linus Torvalds 已提交
542
	} else {
543 544
		OUT_RING(dev_priv->front_offset);
		dev_priv->current_page = 0;
L
Linus Torvalds 已提交
545
	}
546
	OUT_RING(0);
L
Linus Torvalds 已提交
547

548 549
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
	OUT_RING(0);
550

551
	ADVANCE_LP_RING();
L
Linus Torvalds 已提交
552

553
	master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
L
Linus Torvalds 已提交
554

555 556 557 558 559 560 561
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(0);
		ADVANCE_LP_RING();
	}
L
Linus Torvalds 已提交
562

563
	master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
564
	return 0;
L
Linus Torvalds 已提交
565 566
}

567
static int i915_quiescent(struct drm_device *dev)
L
Linus Torvalds 已提交
568
{
569
	struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
L
Linus Torvalds 已提交
570 571

	i915_kernel_lost_context(dev);
572
	return intel_wait_ring_idle(ring);
L
Linus Torvalds 已提交
573 574
}

575 576
static int i915_flush_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
577
{
578 579 580
	int ret;

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
581

582 583 584 585 586
	mutex_lock(&dev->struct_mutex);
	ret = i915_quiescent(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
587 588
}

589 590
static int i915_batchbuffer(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
L
Linus Torvalds 已提交
591 592
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
593
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
594
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
595
	    master_priv->sarea_priv;
596
	drm_i915_batchbuffer_t *batch = data;
L
Linus Torvalds 已提交
597
	int ret;
598
	struct drm_clip_rect *cliprects = NULL;
L
Linus Torvalds 已提交
599 600 601

	if (!dev_priv->allow_batchbuffer) {
		DRM_ERROR("Batchbuffer ioctl disabled\n");
E
Eric Anholt 已提交
602
		return -EINVAL;
L
Linus Torvalds 已提交
603 604
	}

605
	DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
606
			batch->start, batch->used, batch->num_cliprects);
L
Linus Torvalds 已提交
607

608
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
609

610 611 612 613
	if (batch->num_cliprects < 0)
		return -EINVAL;

	if (batch->num_cliprects) {
614 615 616
		cliprects = kcalloc(batch->num_cliprects,
				    sizeof(struct drm_clip_rect),
				    GFP_KERNEL);
617 618 619 620 621 622
		if (cliprects == NULL)
			return -ENOMEM;

		ret = copy_from_user(cliprects, batch->cliprects,
				     batch->num_cliprects *
				     sizeof(struct drm_clip_rect));
623 624
		if (ret != 0) {
			ret = -EFAULT;
625
			goto fail_free;
626
		}
627
	}
L
Linus Torvalds 已提交
628

629
	mutex_lock(&dev->struct_mutex);
630
	ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
631
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
632

633
	if (sarea_priv)
634
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
635 636

fail_free:
637
	kfree(cliprects);
638

L
Linus Torvalds 已提交
639 640 641
	return ret;
}

642 643
static int i915_cmdbuffer(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
644 645
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
646
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
647
	drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
648
	    master_priv->sarea_priv;
649
	drm_i915_cmdbuffer_t *cmdbuf = data;
650 651
	struct drm_clip_rect *cliprects = NULL;
	void *batch_data;
L
Linus Torvalds 已提交
652 653
	int ret;

654
	DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
655
			cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
L
Linus Torvalds 已提交
656

657
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
658

659 660 661
	if (cmdbuf->num_cliprects < 0)
		return -EINVAL;

662
	batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
663 664 665 666
	if (batch_data == NULL)
		return -ENOMEM;

	ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
667 668
	if (ret != 0) {
		ret = -EFAULT;
669
		goto fail_batch_free;
670
	}
671 672

	if (cmdbuf->num_cliprects) {
673 674
		cliprects = kcalloc(cmdbuf->num_cliprects,
				    sizeof(struct drm_clip_rect), GFP_KERNEL);
675 676
		if (cliprects == NULL) {
			ret = -ENOMEM;
677
			goto fail_batch_free;
678
		}
679 680 681 682

		ret = copy_from_user(cliprects, cmdbuf->cliprects,
				     cmdbuf->num_cliprects *
				     sizeof(struct drm_clip_rect));
683 684
		if (ret != 0) {
			ret = -EFAULT;
685
			goto fail_clip_free;
686
		}
L
Linus Torvalds 已提交
687 688
	}

689
	mutex_lock(&dev->struct_mutex);
690
	ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
691
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
692 693
	if (ret) {
		DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
694
		goto fail_clip_free;
L
Linus Torvalds 已提交
695 696
	}

697
	if (sarea_priv)
698
		sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
699 700

fail_clip_free:
701
	kfree(cliprects);
702
fail_batch_free:
703
	kfree(batch_data);
704 705

	return ret;
L
Linus Torvalds 已提交
706 707
}

708 709
static int i915_flip_bufs(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
L
Linus Torvalds 已提交
710
{
711 712
	int ret;

713
	DRM_DEBUG_DRIVER("%s\n", __func__);
L
Linus Torvalds 已提交
714

715
	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
L
Linus Torvalds 已提交
716

717 718 719 720 721
	mutex_lock(&dev->struct_mutex);
	ret = i915_dispatch_flip(dev);
	mutex_unlock(&dev->struct_mutex);

	return ret;
L
Linus Torvalds 已提交
722 723
}

724 725
static int i915_getparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
726 727
{
	drm_i915_private_t *dev_priv = dev->dev_private;
728
	drm_i915_getparam_t *param = data;
L
Linus Torvalds 已提交
729 730 731
	int value;

	if (!dev_priv) {
732
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
733
		return -EINVAL;
L
Linus Torvalds 已提交
734 735
	}

736
	switch (param->param) {
L
Linus Torvalds 已提交
737
	case I915_PARAM_IRQ_ACTIVE:
738
		value = dev->pdev->irq ? 1 : 0;
L
Linus Torvalds 已提交
739 740 741 742
		break;
	case I915_PARAM_ALLOW_BATCHBUFFER:
		value = dev_priv->allow_batchbuffer ? 1 : 0;
		break;
D
Dave Airlie 已提交
743 744 745
	case I915_PARAM_LAST_DISPATCH:
		value = READ_BREADCRUMB(dev_priv);
		break;
K
Kristian Høgsberg 已提交
746 747 748
	case I915_PARAM_CHIPSET_ID:
		value = dev->pci_device;
		break;
749
	case I915_PARAM_HAS_GEM:
750
		value = dev_priv->has_gem;
751
		break;
752 753 754
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
		break;
755 756 757
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
758 759 760
	case I915_PARAM_HAS_PAGEFLIPPING:
		value = 1;
		break;
J
Jesse Barnes 已提交
761 762 763 764
	case I915_PARAM_HAS_EXECBUF2:
		/* depends on GEM */
		value = dev_priv->has_gem;
		break;
765 766 767
	case I915_PARAM_HAS_BSD:
		value = HAS_BSD(dev);
		break;
768 769 770
	case I915_PARAM_HAS_BLT:
		value = HAS_BLT(dev);
		break;
771 772 773
	case I915_PARAM_HAS_RELAXED_FENCING:
		value = 1;
		break;
774 775 776
	case I915_PARAM_HAS_COHERENT_RINGS:
		value = 1;
		break;
777 778 779
	case I915_PARAM_HAS_EXEC_CONSTANTS:
		value = INTEL_INFO(dev)->gen >= 4;
		break;
780 781 782
	case I915_PARAM_HAS_RELAXED_DELTA:
		value = 1;
		break;
L
Linus Torvalds 已提交
783
	default:
784
		DRM_DEBUG_DRIVER("Unknown parameter %d\n",
J
Jesse Barnes 已提交
785
				 param->param);
E
Eric Anholt 已提交
786
		return -EINVAL;
L
Linus Torvalds 已提交
787 788
	}

789
	if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
L
Linus Torvalds 已提交
790
		DRM_ERROR("DRM_COPY_TO_USER failed\n");
E
Eric Anholt 已提交
791
		return -EFAULT;
L
Linus Torvalds 已提交
792 793 794 795 796
	}

	return 0;
}

797 798
static int i915_setparam(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
799 800
{
	drm_i915_private_t *dev_priv = dev->dev_private;
801
	drm_i915_setparam_t *param = data;
L
Linus Torvalds 已提交
802 803

	if (!dev_priv) {
804
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
805
		return -EINVAL;
L
Linus Torvalds 已提交
806 807
	}

808
	switch (param->param) {
L
Linus Torvalds 已提交
809 810 811
	case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
		break;
	case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
812
		dev_priv->tex_lru_log_granularity = param->value;
L
Linus Torvalds 已提交
813 814
		break;
	case I915_SETPARAM_ALLOW_BATCHBUFFER:
815
		dev_priv->allow_batchbuffer = param->value;
L
Linus Torvalds 已提交
816
		break;
817 818 819 820 821 822 823
	case I915_SETPARAM_NUM_USED_FENCES:
		if (param->value > dev_priv->num_fence_regs ||
		    param->value < 0)
			return -EINVAL;
		/* Userspace can use first N regs */
		dev_priv->fence_reg_start = param->value;
		break;
L
Linus Torvalds 已提交
824
	default:
825
		DRM_DEBUG_DRIVER("unknown parameter %d\n",
826
					param->param);
E
Eric Anholt 已提交
827
		return -EINVAL;
L
Linus Torvalds 已提交
828 829 830 831 832
	}

	return 0;
}

833 834
static int i915_set_status_page(struct drm_device *dev, void *data,
				struct drm_file *file_priv)
835 836
{
	drm_i915_private_t *dev_priv = dev->dev_private;
837
	drm_i915_hws_addr_t *hws = data;
838
	struct intel_ring_buffer *ring = LP_RING(dev_priv);
839 840 841

	if (!I915_NEED_GFX_HWS(dev))
		return -EINVAL;
842 843

	if (!dev_priv) {
844
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
845
		return -EINVAL;
846 847
	}

J
Jesse Barnes 已提交
848 849 850 851 852
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		WARN(1, "tried to set status page when mode setting active\n");
		return 0;
	}

853
	DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
854

855
	ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
856

857
	dev_priv->hws_map.offset = dev->agp->base + hws->addr;
858 859 860 861 862
	dev_priv->hws_map.size = 4*1024;
	dev_priv->hws_map.type = 0;
	dev_priv->hws_map.flags = 0;
	dev_priv->hws_map.mtrr = 0;

863
	drm_core_ioremap_wc(&dev_priv->hws_map, dev);
864 865
	if (dev_priv->hws_map.handle == NULL) {
		i915_dma_cleanup(dev);
866
		ring->status_page.gfx_addr = 0;
867 868
		DRM_ERROR("can not ioremap virtual address for"
				" G33 hw status page\n");
E
Eric Anholt 已提交
869
		return -ENOMEM;
870
	}
C
Chris Wilson 已提交
871 872 873
	ring->status_page.page_addr =
		(void __force __iomem *)dev_priv->hws_map.handle;
	memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
874
	I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
875

876
	DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
877
			 ring->status_page.gfx_addr);
878
	DRM_DEBUG_DRIVER("load hws at %p\n",
879
			 ring->status_page.page_addr);
880 881 882
	return 0;
}

883 884 885 886
static int i915_get_bridge_dev(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

887
	dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
888 889 890 891 892 893 894
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

895 896 897 898 899 900 901 902 903 904 905 906
#define MCHBAR_I915 0x44
#define MCHBAR_I965 0x48
#define MCHBAR_SIZE (4*4096)

#define DEVEN_REG 0x54
#define   DEVEN_MCHBAR_EN (1 << 28)

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
intel_alloc_mchbar_resource(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
907
	int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
908 909
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
910
	int ret;
911

912
	if (INTEL_INFO(dev)->gen >= 4)
913 914 915 916 917 918 919
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
920 921
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
922 923 924
#endif

	/* Get some space for it */
925 926 927 928
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
929 930
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
931
				     0, pcibios_align_resource,
932 933 934 935
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
936
		return ret;
937 938
	}

939
	if (INTEL_INFO(dev)->gen >= 4)
940 941 942 943 944
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
945
	return 0;
946 947 948 949 950 951 952
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
intel_setup_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
953
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
	u32 temp;
	bool enabled;

	dev_priv->mchbar_need_disable = false;

	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

	if (intel_alloc_mchbar_resource(dev))
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
	if (IS_I915G(dev) || IS_I915GM(dev)) {
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
intel_teardown_mchbar(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
990
	int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
	u32 temp;

	if (dev_priv->mchbar_need_disable) {
		if (IS_I915G(dev) || IS_I915GM(dev)) {
			pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
			temp &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
		} else {
			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
			temp &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

1009 1010 1011 1012 1013 1014 1015 1016 1017
#define PTE_ADDRESS_MASK		0xfffff000
#define PTE_ADDRESS_MASK_HIGH		0x000000f0 /* i915+ */
#define PTE_MAPPING_TYPE_UNCACHED	(0 << 1)
#define PTE_MAPPING_TYPE_DCACHE		(1 << 1) /* i830 only */
#define PTE_MAPPING_TYPE_CACHED		(3 << 1)
#define PTE_MAPPING_TYPE_MASK		(3 << 1)
#define PTE_VALID			(1 << 0)

/**
1018 1019
 * i915_stolen_to_phys - take an offset into stolen memory and turn it into
 *                       a physical one
1020
 * @dev: drm device
1021
 * @offset: address to translate
1022
 *
1023 1024
 * Some chip functions require allocations from stolen space and need the
 * physical address of the memory in question.
1025
 */
1026
static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
1027
{
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pdev = dev_priv->bridge_dev;
	u32 base;

#if 0
	/* On the machines I have tested the Graphics Base of Stolen Memory
	 * is unreliable, so compute the base by subtracting the stolen memory
	 * from the Top of Low Usable DRAM which is where the BIOS places
	 * the graphics stolen memory.
	 */
	if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
		/* top 32bits are reserved = 0 */
		pci_read_config_dword(pdev, 0xA4, &base);
1041
	} else {
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
		/* XXX presume 8xx is the same as i915 */
		pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
	}
#else
	if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
		u16 val;
		pci_read_config_word(pdev, 0xb0, &val);
		base = val >> 4 << 20;
	} else {
		u8 val;
		pci_read_config_byte(pdev, 0x9c, &val);
		base = val >> 3 << 27;
1054
	}
1055
	base -= dev_priv->mm.gtt->stolen_size;
1056
#endif
1057

1058
	return base + offset;
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
}

static void i915_warn_stolen(struct drm_device *dev)
{
	DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
	DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
}

static void i915_setup_compression(struct drm_device *dev, int size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1070
	struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
A
Andrew Morton 已提交
1071 1072
	unsigned long cfb_base;
	unsigned long ll_base = 0;
1073

1074 1075 1076
	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);

1077 1078 1079 1080 1081
	compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
	if (compressed_fb)
		compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
	if (!compressed_fb)
		goto err;
1082

1083 1084 1085
	cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
	if (!cfb_base)
		goto err_fb;
1086

1087
	if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
1088 1089 1090 1091 1092 1093 1094
		compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
						    4096, 4096, 0);
		if (compressed_llb)
			compressed_llb = drm_mm_get_block(compressed_llb,
							  4096, 4096);
		if (!compressed_llb)
			goto err_fb;
1095

1096 1097 1098
		ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
		if (!ll_base)
			goto err_llb;
1099 1100 1101 1102
	}

	dev_priv->cfb_size = size;

1103
	dev_priv->compressed_fb = compressed_fb;
1104
	if (HAS_PCH_SPLIT(dev))
1105 1106
		I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
	else if (IS_GM45(dev)) {
1107 1108 1109 1110
		I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
	} else {
		I915_WRITE(FBC_CFB_BASE, cfb_base);
		I915_WRITE(FBC_LL_BASE, ll_base);
1111
		dev_priv->compressed_llb = compressed_llb;
1112 1113
	}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
	DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
		      cfb_base, ll_base, size >> 20);
	return;

err_llb:
	drm_mm_put_block(compressed_llb);
err_fb:
	drm_mm_put_block(compressed_fb);
err:
	dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
	i915_warn_stolen(dev);
1125 1126
}

1127 1128 1129 1130 1131
static void i915_cleanup_compression(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	drm_mm_put_block(dev_priv->compressed_fb);
1132
	if (dev_priv->compressed_llb)
1133 1134 1135
		drm_mm_put_block(dev_priv->compressed_llb);
}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
	struct drm_device *dev = cookie;

	intel_modeset_vga_set_state(dev, state);
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

1149 1150 1151 1152 1153
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
	if (state == VGA_SWITCHEROO_ON) {
1154
		printk(KERN_INFO "i915: switched on\n");
1155
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1156 1157 1158
		/* i915 resume handler doesn't set to D0 */
		pci_set_power_state(dev->pdev, PCI_D0);
		i915_resume(dev);
1159
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1160 1161
	} else {
		printk(KERN_ERR "i915: switched off\n");
1162
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1163
		i915_suspend(dev, pmm);
1164
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	bool can_switch;

	spin_lock(&dev->count_lock);
	can_switch = (dev->open_count == 0);
	spin_unlock(&dev->count_lock);
	return can_switch;
}

1179
static int i915_load_gem_init(struct drm_device *dev)
J
Jesse Barnes 已提交
1180 1181
{
	struct drm_i915_private *dev_priv = dev->dev_private;
D
Daniel Vetter 已提交
1182
	unsigned long prealloc_size, gtt_size, mappable_size;
1183
	int ret;
J
Jesse Barnes 已提交
1184

1185
	prealloc_size = dev_priv->mm.gtt->stolen_size;
D
Daniel Vetter 已提交
1186 1187 1188
	gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
	mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

1189 1190
	/* Basic memrange allocator for stolen space */
	drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
J
Jesse Barnes 已提交
1191

1192
	/* Let GEM Manage all of the aperture.
1193 1194 1195 1196 1197 1198 1199 1200
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently
	 * prefetches past the end of the object, and we've seen multiple
	 * hangs with the GPU head pointer stuck in a batchbuffer bound
	 * at the last page of the aperture.  One page should be enough to
	 * keep any prefetching inside of the aperture.
	 */
1201
	i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
J
Jesse Barnes 已提交
1202

1203
	mutex_lock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1204
	ret = i915_gem_init_ringbuffer(dev);
1205
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1206
	if (ret)
1207
		return ret;
J
Jesse Barnes 已提交
1208

1209
	/* Try to set up FBC with a reasonable compressed buffer size */
1210
	if (I915_HAS_FBC(dev) && i915_powersave) {
1211 1212
		int cfb_size;

1213 1214 1215 1216 1217
		/* Leave 1M for line length buffer & misc. */

		/* Try to get a 32M buffer... */
		if (prealloc_size > (36*1024*1024))
			cfb_size = 32*1024*1024;
1218 1219 1220 1221 1222
		else /* fall back to 7/8 of the stolen space */
			cfb_size = prealloc_size * 7 / 8;
		i915_setup_compression(dev, cfb_size);
	}

1223
	/* Allow hardware batchbuffers unless told otherwise. */
J
Jesse Barnes 已提交
1224
	dev_priv->allow_batchbuffer = 1;
1225 1226 1227 1228 1229 1230 1231
	return 0;
}

static int i915_load_modeset_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
J
Jesse Barnes 已提交
1232

1233
	ret = intel_parse_bios(dev);
J
Jesse Barnes 已提交
1234 1235 1236
	if (ret)
		DRM_INFO("failed to find VBIOS tables\n");

1237 1238 1239 1240 1241 1242 1243
	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
1244
	ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1245
	if (ret && ret != -ENODEV)
1246
		goto out;
1247

J
Jesse Barnes 已提交
1248 1249
	intel_register_dsm_handler();

1250 1251
	ret = vga_switcheroo_register_client(dev->pdev,
					     i915_switcheroo_set_state,
1252
					     NULL,
1253 1254
					     i915_switcheroo_can_switch);
	if (ret)
1255
		goto cleanup_vga_client;
1256

1257 1258 1259 1260
	/* IIR "flip pending" bit means done if this bit is set */
	if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
		dev_priv->flip_pending_is_done = true;

1261 1262
	intel_modeset_init(dev);

1263
	ret = i915_load_gem_init(dev);
J
Jesse Barnes 已提交
1264
	if (ret)
1265
		goto cleanup_vga_switcheroo;
J
Jesse Barnes 已提交
1266

1267 1268 1269 1270 1271 1272
	intel_modeset_gem_init(dev);

	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_gem;

J
Jesse Barnes 已提交
1273 1274 1275 1276
	/* Always safe in the mode setting case. */
	/* FIXME: do pre/post-mode set stuff in core KMS code */
	dev->vblank_disable_allowed = 1;

1277 1278 1279 1280
	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_irq;

1281
	drm_kms_helper_poll_init(dev);
1282 1283 1284 1285

	/* We're off and running w/KMS */
	dev_priv->mm.suspended = 0;

J
Jesse Barnes 已提交
1286 1287
	return 0;

1288 1289
cleanup_irq:
	drm_irq_uninstall(dev);
1290 1291 1292 1293
cleanup_gem:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	mutex_unlock(&dev->struct_mutex);
1294 1295 1296 1297
cleanup_vga_switcheroo:
	vga_switcheroo_unregister_client(dev->pdev);
cleanup_vga_client:
	vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
1298 1299 1300 1301
out:
	return ret;
}

1302 1303 1304 1305
int i915_master_create(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv;

1306
	master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
	if (!master_priv)
		return -ENOMEM;

	master->driver_priv = master_priv;
	return 0;
}

void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
{
	struct drm_i915_master_private *master_priv = master->driver_priv;

	if (!master_priv)
		return;

1321
	kfree(master_priv);
1322 1323 1324 1325

	master->driver_priv = NULL;
}

1326
static void i915_pineview_get_mem_freq(struct drm_device *dev)
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 tmp;

	tmp = I915_READ(CLKCFG);

	switch (tmp & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_533:
		dev_priv->fsb_freq = 533; /* 133*4 */
		break;
	case CLKCFG_FSB_800:
		dev_priv->fsb_freq = 800; /* 200*4 */
		break;
	case CLKCFG_FSB_667:
		dev_priv->fsb_freq =  667; /* 167*4 */
		break;
	case CLKCFG_FSB_400:
		dev_priv->fsb_freq = 400; /* 100*4 */
		break;
	}

	switch (tmp & CLKCFG_MEM_MASK) {
	case CLKCFG_MEM_533:
		dev_priv->mem_freq = 533;
		break;
	case CLKCFG_MEM_667:
		dev_priv->mem_freq = 667;
		break;
	case CLKCFG_MEM_800:
		dev_priv->mem_freq = 800;
		break;
	}
1359 1360 1361 1362

	/* detect pineview DDR3 setting */
	tmp = I915_READ(CSHRDDR3CTL);
	dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
1363 1364
}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
static void i915_ironlake_get_mem_freq(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 ddrpll, csipll;

	ddrpll = I915_READ16(DDRMPLL1);
	csipll = I915_READ16(CSIPLL0);

	switch (ddrpll & 0xff) {
	case 0xc:
		dev_priv->mem_freq = 800;
		break;
	case 0x10:
		dev_priv->mem_freq = 1066;
		break;
	case 0x14:
		dev_priv->mem_freq = 1333;
		break;
	case 0x18:
		dev_priv->mem_freq = 1600;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
				 ddrpll & 0xff);
		dev_priv->mem_freq = 0;
		break;
	}

	dev_priv->r_t = dev_priv->mem_freq;

	switch (csipll & 0x3ff) {
	case 0x00c:
		dev_priv->fsb_freq = 3200;
		break;
	case 0x00e:
		dev_priv->fsb_freq = 3733;
		break;
	case 0x010:
		dev_priv->fsb_freq = 4266;
		break;
	case 0x012:
		dev_priv->fsb_freq = 4800;
		break;
	case 0x014:
		dev_priv->fsb_freq = 5333;
		break;
	case 0x016:
		dev_priv->fsb_freq = 5866;
		break;
	case 0x018:
		dev_priv->fsb_freq = 6400;
		break;
	default:
		DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
				 csipll & 0x3ff);
		dev_priv->fsb_freq = 0;
		break;
	}

	if (dev_priv->fsb_freq == 3200) {
		dev_priv->c_m = 0;
	} else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
		dev_priv->c_m = 1;
	} else {
		dev_priv->c_m = 2;
	}
}

1433 1434 1435 1436 1437 1438
static const struct cparams {
	u16 i;
	u16 t;
	u16 m;
	u16 c;
} cparams[] = {
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
	{ 1, 1333, 301, 28664 },
	{ 1, 1066, 294, 24460 },
	{ 1, 800, 294, 25192 },
	{ 0, 1333, 276, 27605 },
	{ 0, 1066, 276, 27605 },
	{ 0, 800, 231, 23784 },
};

unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
{
	u64 total_count, diff, ret;
	u32 count1, count2, count3, m = 0, c = 0;
	unsigned long now = jiffies_to_msecs(jiffies), diff1;
	int i;

	diff1 = now - dev_priv->last_time1;

	count1 = I915_READ(DMIEC);
	count2 = I915_READ(DDREC);
	count3 = I915_READ(CSIEC);

	total_count = count1 + count2 + count3;

	/* FIXME: handle per-counter overflow */
	if (total_count < dev_priv->last_count1) {
		diff = ~0UL - dev_priv->last_count1;
		diff += total_count;
	} else {
		diff = total_count - dev_priv->last_count1;
	}

	for (i = 0; i < ARRAY_SIZE(cparams); i++) {
		if (cparams[i].i == dev_priv->c_m &&
		    cparams[i].t == dev_priv->r_t) {
			m = cparams[i].m;
			c = cparams[i].c;
			break;
		}
	}

1479
	diff = div_u64(diff, diff1);
1480
	ret = ((m * diff) + c);
1481
	ret = div_u64(ret, 10);
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503

	dev_priv->last_count1 = total_count;
	dev_priv->last_time1 = now;

	return ret;
}

unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
{
	unsigned long m, x, b;
	u32 tsfs;

	tsfs = I915_READ(TSFS);

	m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
	x = I915_READ8(TR1);

	b = tsfs & TSFS_INTR_MASK;

	return ((m * x) / 127) - b;
}

1504
static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
1505
{
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
	static const struct v_table {
		u16 vd; /* in .1 mil */
		u16 vm; /* in .1 mil */
	} v_table[] = {
		{ 0, 0, },
		{ 375, 0, },
		{ 500, 0, },
		{ 625, 0, },
		{ 750, 0, },
		{ 875, 0, },
		{ 1000, 0, },
		{ 1125, 0, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4125, 3000, },
		{ 4250, 3125, },
		{ 4375, 3250, },
		{ 4500, 3375, },
		{ 4625, 3500, },
		{ 4750, 3625, },
		{ 4875, 3750, },
		{ 5000, 3875, },
		{ 5125, 4000, },
		{ 5250, 4125, },
		{ 5375, 4250, },
		{ 5500, 4375, },
		{ 5625, 4500, },
		{ 5750, 4625, },
		{ 5875, 4750, },
		{ 6000, 4875, },
		{ 6125, 5000, },
		{ 6250, 5125, },
		{ 6375, 5250, },
		{ 6500, 5375, },
		{ 6625, 5500, },
		{ 6750, 5625, },
		{ 6875, 5750, },
		{ 7000, 5875, },
		{ 7125, 6000, },
		{ 7250, 6125, },
		{ 7375, 6250, },
		{ 7500, 6375, },
		{ 7625, 6500, },
		{ 7750, 6625, },
		{ 7875, 6750, },
		{ 8000, 6875, },
		{ 8125, 7000, },
		{ 8250, 7125, },
		{ 8375, 7250, },
		{ 8500, 7375, },
		{ 8625, 7500, },
		{ 8750, 7625, },
		{ 8875, 7750, },
		{ 9000, 7875, },
		{ 9125, 8000, },
		{ 9250, 8125, },
		{ 9375, 8250, },
		{ 9500, 8375, },
		{ 9625, 8500, },
		{ 9750, 8625, },
		{ 9875, 8750, },
		{ 10000, 8875, },
		{ 10125, 9000, },
		{ 10250, 9125, },
		{ 10375, 9250, },
		{ 10500, 9375, },
		{ 10625, 9500, },
		{ 10750, 9625, },
		{ 10875, 9750, },
		{ 11000, 9875, },
		{ 11125, 10000, },
		{ 11250, 10125, },
		{ 11375, 10250, },
		{ 11500, 10375, },
		{ 11625, 10500, },
		{ 11750, 10625, },
		{ 11875, 10750, },
		{ 12000, 10875, },
		{ 12125, 11000, },
		{ 12250, 11125, },
		{ 12375, 11250, },
		{ 12500, 11375, },
		{ 12625, 11500, },
		{ 12750, 11625, },
		{ 12875, 11750, },
		{ 13000, 11875, },
		{ 13125, 12000, },
		{ 13250, 12125, },
		{ 13375, 12250, },
		{ 13500, 12375, },
		{ 13625, 12500, },
		{ 13750, 12625, },
		{ 13875, 12750, },
		{ 14000, 12875, },
		{ 14125, 13000, },
		{ 14250, 13125, },
		{ 14375, 13250, },
		{ 14500, 13375, },
		{ 14625, 13500, },
		{ 14750, 13625, },
		{ 14875, 13750, },
		{ 15000, 13875, },
		{ 15125, 14000, },
		{ 15250, 14125, },
		{ 15375, 14250, },
		{ 15500, 14375, },
		{ 15625, 14500, },
		{ 15750, 14625, },
		{ 15875, 14750, },
		{ 16000, 14875, },
		{ 16125, 15000, },
	};
	if (dev_priv->info->is_mobile)
		return v_table[pxvid].vm;
	else
		return v_table[pxvid].vd;
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
}

void i915_update_gfx_val(struct drm_i915_private *dev_priv)
{
	struct timespec now, diff1;
	u64 diff;
	unsigned long diffms;
	u32 count;

	getrawmonotonic(&now);
	diff1 = timespec_sub(now, dev_priv->last_time2);

	/* Don't divide by 0 */
	diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
	if (!diffms)
		return;

	count = I915_READ(GFXEC);

	if (count < dev_priv->last_count2) {
		diff = ~0UL - dev_priv->last_count2;
		diff += count;
	} else {
		diff = count - dev_priv->last_count2;
	}

	dev_priv->last_count2 = count;
	dev_priv->last_time2 = now;

	/* More magic constants... */
	diff = diff * 1181;
1674
	diff = div_u64(diff, diffms * 10);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	dev_priv->gfx_power = diff;
}

unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
{
	unsigned long t, corr, state1, corr2, state2;
	u32 pxvid, ext_v;

	pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
	pxvid = (pxvid >> 24) & 0x7f;
	ext_v = pvid_to_extvid(dev_priv, pxvid);

	state1 = ext_v;

	t = i915_mch_val(dev_priv);

	/* Revel in the empirically derived constants */

	/* Correction factor in 1/100000 units */
	if (t > 80)
		corr = ((t * 2349) + 135940);
	else if (t >= 50)
		corr = ((t * 964) + 29317);
	else /* < 50 */
		corr = ((t * 301) + 1004);

	corr = corr * ((150142 * state1) / 10000 - 78642);
	corr /= 100000;
	corr2 = (corr * dev_priv->corr);

	state2 = (corr2 * state1) / 10000;
	state2 /= 100; /* convert to mW */

	i915_update_gfx_val(dev_priv);

	return dev_priv->gfx_power + state2;
}

/* Global for IPS driver to get at the current i915 device */
static struct drm_i915_private *i915_mch_dev;
/*
 * Lock protecting IPS related data structures
 *   - i915_mch_dev
 *   - dev_priv->max_delay
 *   - dev_priv->min_delay
 *   - dev_priv->fmax
 *   - dev_priv->gpu_busy
 */
1723
static DEFINE_SPINLOCK(mchdev_lock);
1724 1725 1726 1727 1728 1729 1730 1731 1732

/**
 * i915_read_mch_val - return value for IPS use
 *
 * Calculate and return a value for the IPS driver to use when deciding whether
 * we have thermal and power headroom to increase CPU or GPU power budget.
 */
unsigned long i915_read_mch_val(void)
{
1733
	struct drm_i915_private *dev_priv;
1734 1735
	unsigned long chipset_val, graphics_val, ret = 0;

1736
	spin_lock(&mchdev_lock);
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	chipset_val = i915_chipset_val(dev_priv);
	graphics_val = i915_gfx_val(dev_priv);

	ret = chipset_val + graphics_val;

out_unlock:
1747
	spin_unlock(&mchdev_lock);
1748

1749
	return ret;
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
}
EXPORT_SYMBOL_GPL(i915_read_mch_val);

/**
 * i915_gpu_raise - raise GPU frequency limit
 *
 * Raise the limit; IPS indicates we have thermal headroom.
 */
bool i915_gpu_raise(void)
{
1760
	struct drm_i915_private *dev_priv;
1761 1762
	bool ret = true;

1763
	spin_lock(&mchdev_lock);
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay > dev_priv->fmax)
		dev_priv->max_delay--;

out_unlock:
1774
	spin_unlock(&mchdev_lock);
1775

1776
	return ret;
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
}
EXPORT_SYMBOL_GPL(i915_gpu_raise);

/**
 * i915_gpu_lower - lower GPU frequency limit
 *
 * IPS indicates we're close to a thermal limit, so throttle back the GPU
 * frequency maximum.
 */
bool i915_gpu_lower(void)
{
1788
	struct drm_i915_private *dev_priv;
1789 1790
	bool ret = true;

1791
	spin_lock(&mchdev_lock);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	if (dev_priv->max_delay < dev_priv->min_delay)
		dev_priv->max_delay++;

out_unlock:
1802
	spin_unlock(&mchdev_lock);
1803

1804
	return ret;
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
}
EXPORT_SYMBOL_GPL(i915_gpu_lower);

/**
 * i915_gpu_busy - indicate GPU business to IPS
 *
 * Tell the IPS driver whether or not the GPU is busy.
 */
bool i915_gpu_busy(void)
{
1815
	struct drm_i915_private *dev_priv;
1816 1817
	bool ret = false;

1818
	spin_lock(&mchdev_lock);
1819 1820 1821 1822 1823 1824 1825
	if (!i915_mch_dev)
		goto out_unlock;
	dev_priv = i915_mch_dev;

	ret = dev_priv->busy;

out_unlock:
1826
	spin_unlock(&mchdev_lock);
1827

1828
	return ret;
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
}
EXPORT_SYMBOL_GPL(i915_gpu_busy);

/**
 * i915_gpu_turbo_disable - disable graphics turbo
 *
 * Disable graphics turbo by resetting the max frequency and setting the
 * current frequency to the default.
 */
bool i915_gpu_turbo_disable(void)
{
1840
	struct drm_i915_private *dev_priv;
1841 1842
	bool ret = true;

1843
	spin_lock(&mchdev_lock);
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	if (!i915_mch_dev) {
		ret = false;
		goto out_unlock;
	}
	dev_priv = i915_mch_dev;

	dev_priv->max_delay = dev_priv->fstart;

	if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
		ret = false;

out_unlock:
1856
	spin_unlock(&mchdev_lock);
1857

1858
	return ret;
1859 1860 1861
}
EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);

1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
/**
 * Tells the intel_ips driver that the i915 driver is now loaded, if
 * IPS got loaded first.
 *
 * This awkward dance is so that neither module has to depend on the
 * other in order for IPS to do the appropriate communication of
 * GPU turbo limits to i915.
 */
static void
ips_ping_for_i915_load(void)
{
	void (*link)(void);

	link = symbol_get(ips_link_to_i915_driver);
	if (link) {
		link();
		symbol_put(ips_link_to_i915_driver);
	}
}

J
Jesse Barnes 已提交
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
/**
 * i915_driver_load - setup chip and create an initial config
 * @dev: DRM device
 * @flags: startup flags
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1893
int i915_driver_load(struct drm_device *dev, unsigned long flags)
1894
{
1895
	struct drm_i915_private *dev_priv;
1896
	int ret = 0, mmio_bar;
1897 1898
	uint32_t agp_size;

1899 1900 1901 1902 1903 1904 1905
	/* i915 has 4 more counters */
	dev->counters += 4;
	dev->types[6] = _DRM_STAT_IRQ;
	dev->types[7] = _DRM_STAT_PRIMARY;
	dev->types[8] = _DRM_STAT_SECONDARY;
	dev->types[9] = _DRM_STAT_DMA;

1906
	dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
J
Jesse Barnes 已提交
1907 1908 1909 1910
	if (dev_priv == NULL)
		return -ENOMEM;

	dev->dev_private = (void *)dev_priv;
1911
	dev_priv->dev = dev;
1912
	dev_priv->info = (struct intel_device_info *) flags;
J
Jesse Barnes 已提交
1913

1914 1915 1916 1917 1918
	if (i915_get_bridge_dev(dev)) {
		ret = -EIO;
		goto free_priv;
	}

1919 1920 1921 1922
	/* overlay on gen2 is broken and can't address above 1G */
	if (IS_GEN2(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
	if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
		dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));

1934 1935 1936 1937 1938 1939 1940 1941
	mmio_bar = IS_GEN2(dev) ? 1 : 0;
	dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
	if (!dev_priv->regs) {
		DRM_ERROR("failed to map registers\n");
		ret = -EIO;
		goto put_bridge;
	}

1942 1943 1944 1945
	dev_priv->mm.gtt = intel_gtt_get();
	if (!dev_priv->mm.gtt) {
		DRM_ERROR("Failed to initialize GTT\n");
		ret = -ENODEV;
1946
		goto out_rmmap;
1947 1948 1949 1950
	}

	agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;

1951
	dev_priv->mm.gtt_mapping =
1952
		io_mapping_create_wc(dev->agp->base, agp_size);
1953 1954 1955 1956 1957
	if (dev_priv->mm.gtt_mapping == NULL) {
		ret = -EIO;
		goto out_rmmap;
	}

1958 1959 1960 1961 1962 1963
	/* Set up a WC MTRR for non-PAT systems.  This is more common than
	 * one would think, because the kernel disables PAT on first
	 * generation Core chips because WC PAT gets overridden by a UC
	 * MTRR if present.  Even if a UC MTRR isn't present.
	 */
	dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
1964
					 agp_size,
1965 1966
					 MTRR_TYPE_WRCOMB, 1);
	if (dev_priv->mm.gtt_mtrr < 0) {
1967
		DRM_INFO("MTRR allocation failed.  Graphics "
1968 1969
			 "performance may suffer.\n");
	}
1970

1971 1972 1973 1974 1975 1976 1977
	/* The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
	 * by the GPU. i915_gem_retire_requests() is called directly when we
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
1978
	 * idle-timers and recording error state.
1979 1980 1981 1982 1983 1984 1985 1986
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time: max_active = 1 and NON_REENTRANT.
	 */
	dev_priv->wq = alloc_workqueue("i915",
				       WQ_UNBOUND | WQ_NON_REENTRANT,
				       1);
1987 1988 1989
	if (dev_priv->wq == NULL) {
		DRM_ERROR("Failed to create our workqueue.\n");
		ret = -ENOMEM;
1990
		goto out_mtrrfree;
1991 1992
	}

1993 1994 1995
	/* enable GEM by default */
	dev_priv->has_gem = 1;

1996
	intel_irq_init(dev);
1997

1998 1999
	/* Try to make sure MCHBAR is enabled before poking at it */
	intel_setup_mchbar(dev);
2000
	intel_setup_gmbus(dev);
2001
	intel_opregion_setup(dev);
2002

2003 2004 2005
	/* Make sure the bios did its job and set up vital registers */
	intel_setup_bios(dev);

2006 2007
	i915_gem_load(dev);

2008 2009 2010
	/* Init HWS */
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = i915_init_phys_hws(dev);
2011 2012
		if (ret)
			goto out_gem_unload;
2013
	}
2014

2015 2016
	if (IS_PINEVIEW(dev))
		i915_pineview_get_mem_freq(dev);
2017
	else if (IS_GEN5(dev))
2018
		i915_ironlake_get_mem_freq(dev);
2019

2020 2021 2022 2023 2024 2025
	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
2026 2027
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
2028 2029
	 * be lost or delayed, but we use them anyways to avoid
	 * stuck interrupts on some machines.
2030
	 */
2031
	if (!IS_I945G(dev) && !IS_I945GM(dev))
2032
		pci_enable_msi(dev->pdev);
2033

2034
	spin_lock_init(&dev_priv->irq_lock);
2035
	spin_lock_init(&dev_priv->error_lock);
2036
	spin_lock_init(&dev_priv->rps_lock);
2037

2038 2039 2040 2041 2042 2043
	if (IS_MOBILE(dev) || !IS_GEN2(dev))
		dev_priv->num_pipe = 2;
	else
		dev_priv->num_pipe = 1;

	ret = drm_vblank_init(dev, dev_priv->num_pipe);
2044 2045
	if (ret)
		goto out_gem_unload;
2046

2047 2048 2049
	/* Start out suspended */
	dev_priv->mm.suspended = 1;

2050 2051
	intel_detect_pch(dev);

J
Jesse Barnes 已提交
2052
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
D
Daniel Vetter 已提交
2053
		ret = i915_load_modeset_init(dev);
J
Jesse Barnes 已提交
2054 2055
		if (ret < 0) {
			DRM_ERROR("failed to init modeset\n");
2056
			goto out_gem_unload;
J
Jesse Barnes 已提交
2057 2058 2059
		}
	}

2060
	/* Must be done after probing outputs */
2061 2062
	intel_opregion_init(dev);
	acpi_video_register();
2063

B
Ben Gamari 已提交
2064 2065
	setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
		    (unsigned long) dev);
2066 2067 2068 2069 2070 2071

	spin_lock(&mchdev_lock);
	i915_mch_dev = dev_priv;
	dev_priv->mchdev_lock = &mchdev_lock;
	spin_unlock(&mchdev_lock);

2072 2073
	ips_ping_for_i915_load();

J
Jesse Barnes 已提交
2074 2075
	return 0;

2076
out_gem_unload:
2077 2078 2079
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

2080 2081 2082 2083 2084
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

	intel_teardown_gmbus(dev);
	intel_teardown_mchbar(dev);
2085
	destroy_workqueue(dev_priv->wq);
2086 2087 2088 2089 2090 2091
out_mtrrfree:
	if (dev_priv->mm.gtt_mtrr >= 0) {
		mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
			 dev->agp->agp_info.aper_size * 1024 * 1024);
		dev_priv->mm.gtt_mtrr = -1;
	}
2092
	io_mapping_free(dev_priv->mm.gtt_mapping);
J
Jesse Barnes 已提交
2093
out_rmmap:
2094
	pci_iounmap(dev->pdev, dev_priv->regs);
2095 2096
put_bridge:
	pci_dev_put(dev_priv->bridge_dev);
J
Jesse Barnes 已提交
2097
free_priv:
2098
	kfree(dev_priv);
J
Jesse Barnes 已提交
2099 2100 2101 2102 2103 2104
	return ret;
}

int i915_driver_unload(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2105
	int ret;
J
Jesse Barnes 已提交
2106

2107 2108 2109 2110
	spin_lock(&mchdev_lock);
	i915_mch_dev = NULL;
	spin_unlock(&mchdev_lock);

2111 2112 2113
	if (dev_priv->mm.inactive_shrinker.shrink)
		unregister_shrinker(&dev_priv->mm.inactive_shrinker);

2114 2115 2116 2117 2118 2119
	mutex_lock(&dev->struct_mutex);
	ret = i915_gpu_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
	mutex_unlock(&dev->struct_mutex);

2120 2121 2122
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

2123 2124 2125 2126 2127 2128 2129
	io_mapping_free(dev_priv->mm.gtt_mapping);
	if (dev_priv->mm.gtt_mtrr >= 0) {
		mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
			 dev->agp->agp_info.aper_size * 1024 * 1024);
		dev_priv->mm.gtt_mtrr = -1;
	}

2130 2131
	acpi_video_unregister();

J
Jesse Barnes 已提交
2132
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2133
		intel_fbdev_fini(dev);
2134 2135
		intel_modeset_cleanup(dev);

Z
Zhao Yakui 已提交
2136 2137 2138 2139 2140 2141 2142 2143 2144
		/*
		 * free the memory space allocated for the child device
		 * config parsed from VBT
		 */
		if (dev_priv->child_dev && dev_priv->child_dev_num) {
			kfree(dev_priv->child_dev);
			dev_priv->child_dev = NULL;
			dev_priv->child_dev_num = 0;
		}
2145

2146
		vga_switcheroo_unregister_client(dev->pdev);
2147
		vga_client_register(dev->pdev, NULL, NULL, NULL);
J
Jesse Barnes 已提交
2148 2149
	}

2150
	/* Free error state after interrupts are fully disabled. */
2151 2152
	del_timer_sync(&dev_priv->hangcheck_timer);
	cancel_work_sync(&dev_priv->error_work);
2153
	i915_destroy_error_state(dev);
2154

2155 2156 2157
	if (dev->pdev->msi_enabled)
		pci_disable_msi(dev->pdev);

2158
	intel_opregion_fini(dev);
2159

J
Jesse Barnes 已提交
2160
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
2161 2162 2163
		/* Flush any outstanding unpin_work. */
		flush_workqueue(dev_priv->wq);

J
Jesse Barnes 已提交
2164
		mutex_lock(&dev->struct_mutex);
2165
		i915_gem_free_all_phys_object(dev);
J
Jesse Barnes 已提交
2166 2167
		i915_gem_cleanup_ringbuffer(dev);
		mutex_unlock(&dev->struct_mutex);
2168 2169
		if (I915_HAS_FBC(dev) && i915_powersave)
			i915_cleanup_compression(dev);
2170
		drm_mm_takedown(&dev_priv->mm.stolen);
2171 2172

		intel_cleanup_overlay(dev);
2173 2174 2175

		if (!I915_NEED_GFX_HWS(dev))
			i915_free_hws(dev);
J
Jesse Barnes 已提交
2176 2177
	}

D
Daniel Vetter 已提交
2178
	if (dev_priv->regs != NULL)
2179
		pci_iounmap(dev->pdev, dev_priv->regs);
D
Daniel Vetter 已提交
2180

2181
	intel_teardown_gmbus(dev);
2182 2183
	intel_teardown_mchbar(dev);

2184 2185
	destroy_workqueue(dev_priv->wq);

2186
	pci_dev_put(dev_priv->bridge_dev);
2187
	kfree(dev->dev_private);
J
Jesse Barnes 已提交
2188

2189 2190 2191
	return 0;
}

2192
int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2193
{
2194
	struct drm_i915_file_private *file_priv;
2195

2196
	DRM_DEBUG_DRIVER("\n");
2197 2198
	file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
	if (!file_priv)
2199 2200
		return -ENOMEM;

2201
	file->driver_priv = file_priv;
2202

2203
	spin_lock_init(&file_priv->mm.lock);
2204
	INIT_LIST_HEAD(&file_priv->mm.request_list);
2205 2206 2207 2208

	return 0;
}

J
Jesse Barnes 已提交
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the AGP
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
2221
void i915_driver_lastclose(struct drm_device * dev)
L
Linus Torvalds 已提交
2222
{
J
Jesse Barnes 已提交
2223 2224
	drm_i915_private_t *dev_priv = dev->dev_private;

J
Jesse Barnes 已提交
2225
	if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
2226
		intel_fb_restore_mode(dev);
2227
		vga_switcheroo_process_delayed_switch();
D
Dave Airlie 已提交
2228
		return;
J
Jesse Barnes 已提交
2229
	}
D
Dave Airlie 已提交
2230

2231 2232
	i915_gem_lastclose(dev);

J
Jesse Barnes 已提交
2233
	if (dev_priv->agp_heap)
D
Dave Airlie 已提交
2234
		i915_mem_takedown(&(dev_priv->agp_heap));
J
Jesse Barnes 已提交
2235

D
Dave Airlie 已提交
2236
	i915_dma_cleanup(dev);
L
Linus Torvalds 已提交
2237 2238
}

2239
void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
L
Linus Torvalds 已提交
2240
{
J
Jesse Barnes 已提交
2241
	drm_i915_private_t *dev_priv = dev->dev_private;
2242
	i915_gem_release(dev, file_priv);
J
Jesse Barnes 已提交
2243 2244
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		i915_mem_release(dev, file_priv, dev_priv->agp_heap);
L
Linus Torvalds 已提交
2245 2246
}

2247
void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
2248
{
2249
	struct drm_i915_file_private *file_priv = file->driver_priv;
2250

2251
	kfree(file_priv);
2252 2253
}

2254
struct drm_ioctl_desc i915_ioctls[] = {
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
	DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
D
Dave Airlie 已提交
2295 2296 2297
};

int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309

/**
 * Determine if the device really is AGP or not.
 *
 * All Intel graphics chipsets are treated as AGP, even if they are really
 * PCI-e.
 *
 * \param dev   The device to be tested.
 *
 * \returns
 * A value of 1 is always retured to indictate every i9x5 is AGP.
 */
2310
int i915_driver_device_is_agp(struct drm_device * dev)
2311 2312 2313
{
	return 1;
}