processor.h 24.0 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_PROCESSOR_H
#define _ASM_X86_PROCESSOR_H
3

4 5
#include <asm/processor-flags.h>

6 7 8 9
/* Forward declaration, a strange C thing */
struct task_struct;
struct mm_struct;

10 11 12 13 14 15 16 17
#include <asm/vm86.h>
#include <asm/math_emu.h>
#include <asm/segment.h>
#include <asm/types.h>
#include <asm/sigcontext.h>
#include <asm/current.h>
#include <asm/cpufeature.h>
#include <asm/page.h>
18
#include <asm/pgtable_types.h>
19
#include <asm/percpu.h>
20 21
#include <asm/msr.h>
#include <asm/desc_defs.h>
22
#include <asm/nops.h>
23
#include <asm/special_insns.h>
24

25
#include <linux/personality.h>
26 27
#include <linux/cpumask.h>
#include <linux/cache.h>
28
#include <linux/threads.h>
29
#include <linux/math64.h>
30
#include <linux/init.h>
31
#include <linux/err.h>
32 33 34 35 36 37 38 39 40
#include <linux/irqflags.h>

/*
 * We handle most unaligned accesses in hardware.  On the other hand
 * unaligned DMA can be quite expensive on some Nehalem processors.
 *
 * Based on this we disable the IP header alignment in network drivers.
 */
#define NET_IP_ALIGN	0
41

42
#define HBP_NUM 4
43 44 45 46 47 48 49
/*
 * Default implementation of macro that returns current
 * instruction pointer ("program counter").
 */
static inline void *current_text_addr(void)
{
	void *pc;
50 51 52

	asm volatile("mov $1f, %0; 1:":"=r" (pc));

53 54 55
	return pc;
}

56
#ifdef CONFIG_X86_VSMP
57 58
# define ARCH_MIN_TASKALIGN		(1 << INTERNODE_CACHE_SHIFT)
# define ARCH_MIN_MMSTRUCT_ALIGN	(1 << INTERNODE_CACHE_SHIFT)
59
#else
60 61
# define ARCH_MIN_TASKALIGN		16
# define ARCH_MIN_MMSTRUCT_ALIGN	0
62 63
#endif

64 65 66 67 68 69 70
/*
 *  CPU type and hardware bug flags. Kept separately for each CPU.
 *  Members of this structure are referenced in head.S, so think twice
 *  before touching them. [mj]
 */

struct cpuinfo_x86 {
71 72 73 74
	__u8			x86;		/* CPU family */
	__u8			x86_vendor;	/* CPU vendor */
	__u8			x86_model;
	__u8			x86_mask;
75
#ifdef CONFIG_X86_32
76 77 78 79 80 81 82 83 84 85
	char			wp_works_ok;	/* It doesn't on 386's */

	/* Problems on some 486Dx4's and old 386's: */
	char			hlt_works_ok;
	char			hard_math;
	char			rfu;
	char			fdiv_bug;
	char			f00f_bug;
	char			coma_bug;
	char			pad0;
86
#else
87
	/* Number of 4K pages in DTLB/ITLB combined(in pages): */
88
	int			x86_tlbsize;
89
#endif
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	__u8			x86_virt_bits;
	__u8			x86_phys_bits;
	/* CPUID returned core id bits: */
	__u8			x86_coreid_bits;
	/* Max extended CPUID function supported: */
	__u32			extended_cpuid_level;
	/* Maximum supported CPUID level, -1=no CPUID: */
	int			cpuid_level;
	__u32			x86_capability[NCAPINTS];
	char			x86_vendor_id[16];
	char			x86_model_id[64];
	/* in KB - valid for CPUS which support this call: */
	int			x86_cache_size;
	int			x86_cache_alignment;	/* In bytes */
	int			x86_power;
	unsigned long		loops_per_jiffy;
	/* cpuid returned max cores value: */
	u16			 x86_max_cores;
	u16			apicid;
Y
Yinghai Lu 已提交
109
	u16			initial_apicid;
110 111 112 113 114 115 116
	u16			x86_clflush_size;
	/* number of cores as seen by the OS: */
	u16			booted_cores;
	/* Physical processor id: */
	u16			phys_proc_id;
	/* Core id: */
	u16			cpu_core_id;
117 118
	/* Compute unit id */
	u8			compute_unit_id;
119 120
	/* Index into per_cpu list: */
	u16			cpu_index;
121
	u32			microcode;
122 123
} __attribute__((__aligned__(SMP_CACHE_BYTES)));

124 125 126 127 128 129 130 131 132 133
#define X86_VENDOR_INTEL	0
#define X86_VENDOR_CYRIX	1
#define X86_VENDOR_AMD		2
#define X86_VENDOR_UMC		3
#define X86_VENDOR_CENTAUR	5
#define X86_VENDOR_TRANSMETA	7
#define X86_VENDOR_NSC		8
#define X86_VENDOR_NUM		9

#define X86_VENDOR_UNKNOWN	0xff
134

135 136 137
/*
 * capabilities of CPUs
 */
138 139 140 141
extern struct cpuinfo_x86	boot_cpu_data;
extern struct cpuinfo_x86	new_cpu_data;

extern struct tss_struct	doublefault_tss;
142 143
extern __u32			cpu_caps_cleared[NCAPINTS];
extern __u32			cpu_caps_set[NCAPINTS];
144 145

#ifdef CONFIG_SMP
146
DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
147 148
#define cpu_data(cpu)		per_cpu(cpu_info, cpu)
#else
149
#define cpu_info		boot_cpu_data
150 151 152
#define cpu_data(cpu)		boot_cpu_data
#endif

153 154
extern const struct seq_operations cpuinfo_op;

G
Glauber Costa 已提交
155 156 157 158 159 160 161 162 163
static inline int hlt_works(int cpu)
{
#ifdef CONFIG_X86_32
	return cpu_data(cpu).hlt_works_ok;
#else
	return 1;
#endif
}

164 165 166
#define cache_line_size()	(boot_cpu_data.x86_cache_alignment)

extern void cpu_detect(struct cpuinfo_x86 *c);
167

168 169
extern struct pt_regs *idle_regs(struct pt_regs *);

170
extern void early_cpu_init(void);
171 172
extern void identify_boot_cpu(void);
extern void identify_secondary_cpu(struct cpuinfo_x86 *);
173
extern void print_cpu_info(struct cpuinfo_x86 *);
174
void print_cpu_msr(struct cpuinfo_x86 *);
175 176 177 178
extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
extern unsigned short num_cache_leaves;

179
extern void detect_extended_topology(struct cpuinfo_x86 *c);
180 181
extern void detect_ht(struct cpuinfo_x86 *c);

182
static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
183
				unsigned int *ecx, unsigned int *edx)
184 185
{
	/* ecx is often an input as well as an output. */
186
	asm volatile("cpuid"
187 188 189 190
	    : "=a" (*eax),
	      "=b" (*ebx),
	      "=c" (*ecx),
	      "=d" (*edx)
191 192
	    : "0" (*eax), "2" (*ecx)
	    : "memory");
193 194
}

195 196 197 198
static inline void load_cr3(pgd_t *pgdir)
{
	write_cr3(__pa(pgdir));
}
199

200 201 202
#ifdef CONFIG_X86_32
/* This is the TSS defined by the hardware. */
struct x86_hw_tss {
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
	unsigned short		back_link, __blh;
	unsigned long		sp0;
	unsigned short		ss0, __ss0h;
	unsigned long		sp1;
	/* ss1 caches MSR_IA32_SYSENTER_CS: */
	unsigned short		ss1, __ss1h;
	unsigned long		sp2;
	unsigned short		ss2, __ss2h;
	unsigned long		__cr3;
	unsigned long		ip;
	unsigned long		flags;
	unsigned long		ax;
	unsigned long		cx;
	unsigned long		dx;
	unsigned long		bx;
	unsigned long		sp;
	unsigned long		bp;
	unsigned long		si;
	unsigned long		di;
	unsigned short		es, __esh;
	unsigned short		cs, __csh;
	unsigned short		ss, __ssh;
	unsigned short		ds, __dsh;
	unsigned short		fs, __fsh;
	unsigned short		gs, __gsh;
	unsigned short		ldt, __ldth;
	unsigned short		trace;
	unsigned short		io_bitmap_base;

232 233 234
} __attribute__((packed));
#else
struct x86_hw_tss {
235 236 237 238 239 240 241 242 243 244 245
	u32			reserved1;
	u64			sp0;
	u64			sp1;
	u64			sp2;
	u64			reserved2;
	u64			ist[7];
	u32			reserved3;
	u32			reserved4;
	u16			reserved5;
	u16			io_bitmap_base;

246 247 248 249
} __attribute__((packed)) ____cacheline_aligned;
#endif

/*
250
 * IO-bitmap sizes:
251
 */
252 253 254 255 256
#define IO_BITMAP_BITS			65536
#define IO_BITMAP_BYTES			(IO_BITMAP_BITS/8)
#define IO_BITMAP_LONGS			(IO_BITMAP_BYTES/sizeof(long))
#define IO_BITMAP_OFFSET		offsetof(struct tss_struct, io_bitmap)
#define INVALID_IO_BITMAP_OFFSET	0x8000
257 258

struct tss_struct {
259 260 261 262
	/*
	 * The hardware state:
	 */
	struct x86_hw_tss	x86_tss;
263 264 265 266 267 268 269

	/*
	 * The extra 1 is there because the CPU will access an
	 * additional byte beyond the end of the IO permission
	 * bitmap. The extra byte must be all 1 bits, and must
	 * be within the limit.
	 */
270 271
	unsigned long		io_bitmap[IO_BITMAP_LONGS + 1];

272
	/*
273
	 * .. and then another 0x100 bytes for the emergency kernel stack:
274
	 */
275 276
	unsigned long		stack[64];

277
} ____cacheline_aligned;
278

279
DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
280

281 282 283
/*
 * Save the original ist values for checking stack pointers during debugging
 */
284
struct orig_ist {
285
	unsigned long		ist[7];
286 287
};

R
Roland McGrath 已提交
288
#define	MXCSR_DEFAULT		0x1f80
289

R
Roland McGrath 已提交
290
struct i387_fsave_struct {
I
Ingo Molnar 已提交
291 292 293 294 295 296 297 298 299
	u32			cwd;	/* FPU Control Word		*/
	u32			swd;	/* FPU Status Word		*/
	u32			twd;	/* FPU Tag Word			*/
	u32			fip;	/* FPU IP Offset		*/
	u32			fcs;	/* FPU IP Selector		*/
	u32			foo;	/* FPU Operand Pointer Offset	*/
	u32			fos;	/* FPU Operand Pointer Selector	*/

	/* 8*10 bytes for each FP-reg = 80 bytes:			*/
300
	u32			st_space[20];
I
Ingo Molnar 已提交
301 302

	/* Software status information [not touched by FSAVE ]:		*/
303
	u32			status;
304 305 306
};

struct i387_fxsave_struct {
I
Ingo Molnar 已提交
307 308 309 310
	u16			cwd; /* Control Word			*/
	u16			swd; /* Status Word			*/
	u16			twd; /* Tag Word			*/
	u16			fop; /* Last Instruction Opcode		*/
R
Roland McGrath 已提交
311 312
	union {
		struct {
I
Ingo Molnar 已提交
313 314
			u64	rip; /* Instruction Pointer		*/
			u64	rdp; /* Data Pointer			*/
R
Roland McGrath 已提交
315 316
		};
		struct {
I
Ingo Molnar 已提交
317 318 319 320
			u32	fip; /* FPU IP Offset			*/
			u32	fcs; /* FPU IP Selector			*/
			u32	foo; /* FPU Operand Offset		*/
			u32	fos; /* FPU Operand Selector		*/
R
Roland McGrath 已提交
321 322
		};
	};
I
Ingo Molnar 已提交
323 324 325 326
	u32			mxcsr;		/* MXCSR Register State */
	u32			mxcsr_mask;	/* MXCSR Mask		*/

	/* 8*16 bytes for each FP-reg = 128 bytes:			*/
327
	u32			st_space[32];
I
Ingo Molnar 已提交
328 329

	/* 16*16 bytes for each XMM-reg = 256 bytes:			*/
330
	u32			xmm_space[64];
I
Ingo Molnar 已提交
331

332 333 334 335 336 337
	u32			padding[12];

	union {
		u32		padding1[12];
		u32		sw_reserved[12];
	};
338

339 340
} __attribute__((aligned(16)));

R
Roland McGrath 已提交
341
struct i387_soft_struct {
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	u32			cwd;
	u32			swd;
	u32			twd;
	u32			fip;
	u32			fcs;
	u32			foo;
	u32			fos;
	/* 8*10 bytes for each FP-reg = 80 bytes: */
	u32			st_space[20];
	u8			ftop;
	u8			changed;
	u8			lookahead;
	u8			no_update;
	u8			rm;
	u8			alimit;
T
Tejun Heo 已提交
357
	struct math_emu_info	*info;
358
	u32			entry_eip;
R
Roland McGrath 已提交
359 360
};

361 362 363 364 365
struct ymmh_struct {
	/* 16 * 16 bytes for each YMMH-reg = 256 bytes */
	u32 ymmh_space[64];
};

366 367 368 369 370 371 372 373 374
struct xsave_hdr_struct {
	u64 xstate_bv;
	u64 reserved1[2];
	u64 reserved2[5];
} __attribute__((packed));

struct xsave_struct {
	struct i387_fxsave_struct i387;
	struct xsave_hdr_struct xsave_hdr;
375
	struct ymmh_struct ymmh;
376 377 378
	/* new processor state extensions will go here */
} __attribute__ ((packed, aligned (64)));

379
union thread_xstate {
R
Roland McGrath 已提交
380
	struct i387_fsave_struct	fsave;
381
	struct i387_fxsave_struct	fxsave;
382
	struct i387_soft_struct		soft;
383
	struct xsave_struct		xsave;
384 385
};

386
struct fpu {
387 388
	unsigned int last_cpu;
	unsigned int has_fpu;
389 390 391
	union thread_xstate *state;
};

392
#ifdef CONFIG_X86_64
393
DECLARE_PER_CPU(struct orig_ist, orig_ist);
394

395 396 397 398 399 400 401 402 403 404 405 406 407
union irq_stack_union {
	char irq_stack[IRQ_STACK_SIZE];
	/*
	 * GCC hardcodes the stack canary as %gs:40.  Since the
	 * irq_stack is the object at %gs:0, we reserve the bottom
	 * 48 bytes of the irq stack for the canary.
	 */
	struct {
		char gs_base[40];
		unsigned long stack_canary;
	};
};

408
DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
409 410
DECLARE_INIT_PER_CPU(irq_stack_union);

411
DECLARE_PER_CPU(char *, irq_stack_ptr);
412 413 414
DECLARE_PER_CPU(unsigned int, irq_count);
extern unsigned long kernel_eflags;
extern asmlinkage void ignore_sysret(void);
415 416
#else	/* X86_64 */
#ifdef CONFIG_CC_STACKPROTECTOR
417 418 419 420 421 422 423 424 425 426
/*
 * Make sure stack canary segment base is cached-aligned:
 *   "For Intel Atom processors, avoid non zero segment base address
 *    that is not aligned to cache line boundary at all cost."
 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
 */
struct stack_canary {
	char __pad[20];		/* canary at %gs:20 */
	unsigned long canary;
};
427
DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
428
#endif
429
#endif	/* X86_64 */
430

431
extern unsigned int xstate_size;
432 433
extern void free_thread_xstate(struct task_struct *);
extern struct kmem_cache *task_xstate_cachep;
434

435 436
struct perf_event;

437
struct thread_struct {
438 439 440 441
	/* Cached TLS descriptors: */
	struct desc_struct	tls_array[GDT_ENTRY_TLS_ENTRIES];
	unsigned long		sp0;
	unsigned long		sp;
442
#ifdef CONFIG_X86_32
443
	unsigned long		sysenter_cs;
444
#else
445 446 447 448 449
	unsigned long		usersp;	/* Copy from PDA */
	unsigned short		es;
	unsigned short		ds;
	unsigned short		fsindex;
	unsigned short		gsindex;
450
#endif
451
#ifdef CONFIG_X86_32
452
	unsigned long		ip;
453
#endif
454
#ifdef CONFIG_X86_64
455
	unsigned long		fs;
456
#endif
457
	unsigned long		gs;
458 459 460 461
	/* Save middle states of ptrace breakpoints */
	struct perf_event	*ptrace_bps[HBP_NUM];
	/* Debug status used for traps, single steps, etc... */
	unsigned long           debugreg6;
462 463
	/* Keep track of the exact dr7 value set by the user */
	unsigned long           ptrace_dr7;
464 465
	/* Fault info: */
	unsigned long		cr2;
466
	unsigned long		trap_nr;
467
	unsigned long		error_code;
468
	/* floating point and extended processor state */
469
	struct fpu		fpu;
470
#ifdef CONFIG_X86_32
471
	/* Virtual 86 mode info */
472 473
	struct vm86_struct __user *vm86_info;
	unsigned long		screen_bitmap;
474 475 476 477 478
	unsigned long		v86flags;
	unsigned long		v86mask;
	unsigned long		saved_sp0;
	unsigned int		saved_fs;
	unsigned int		saved_gs;
479
#endif
480 481 482 483 484
	/* IO permissions: */
	unsigned long		*io_bitmap_ptr;
	unsigned long		iopl;
	/* Max allowed port in the bitmap, in bytes: */
	unsigned		io_bitmap_max;
485 486
};

487 488 489 490 491 492 493
/*
 * Set IOPL bits in EFLAGS from given mask
 */
static inline void native_set_iopl_mask(unsigned mask)
{
#ifdef CONFIG_X86_32
	unsigned int reg;
494

495 496 497 498 499 500 501 502
	asm volatile ("pushfl;"
		      "popl %0;"
		      "andl %1, %0;"
		      "orl %2, %0;"
		      "pushl %0;"
		      "popfl"
		      : "=&r" (reg)
		      : "i" (~X86_EFLAGS_IOPL), "r" (mask));
503 504 505
#endif
}

506 507
static inline void
native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
508 509 510
{
	tss->x86_tss.sp0 = thread->sp0;
#ifdef CONFIG_X86_32
511
	/* Only happens when SEP is enabled, no need to test "SEP"arately: */
512 513 514 515 516 517
	if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
		tss->x86_tss.ss1 = thread->sysenter_cs;
		wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
	}
#endif
}
518

519 520 521 522 523 524 525
static inline void native_swapgs(void)
{
#ifdef CONFIG_X86_64
	asm volatile("swapgs" ::: "memory");
#endif
}

526 527 528
#ifdef CONFIG_PARAVIRT
#include <asm/paravirt.h>
#else
529 530
#define __cpuid			native_cpuid
#define paravirt_enabled()	0
531

532 533
static inline void load_sp0(struct tss_struct *tss,
			    struct thread_struct *thread)
534 535 536 537
{
	native_load_sp0(tss, thread);
}

538
#define set_iopl_mask native_set_iopl_mask
539 540 541 542 543 544 545 546
#endif /* CONFIG_PARAVIRT */

/*
 * Save the cr4 feature set we're using (ie
 * Pentium 4MB enable and PPro Global page
 * enable), so that any CPU's that boot up
 * after us can get the correct flags.
 */
547 548
extern unsigned long mmu_cr4_features;
extern u32 *trampoline_cr4_features;
549 550 551

static inline void set_in_cr4(unsigned long mask)
{
B
Brian Gerst 已提交
552
	unsigned long cr4;
553

554
	mmu_cr4_features |= mask;
555 556
	if (trampoline_cr4_features)
		*trampoline_cr4_features = mmu_cr4_features;
557 558 559 560 561 562 563
	cr4 = read_cr4();
	cr4 |= mask;
	write_cr4(cr4);
}

static inline void clear_in_cr4(unsigned long mask)
{
B
Brian Gerst 已提交
564
	unsigned long cr4;
565

566
	mmu_cr4_features &= ~mask;
567 568
	if (trampoline_cr4_features)
		*trampoline_cr4_features = mmu_cr4_features;
569 570 571 572 573
	cr4 = read_cr4();
	cr4 &= ~mask;
	write_cr4(cr4);
}

574
typedef struct {
575
	unsigned long		seg;
576 577 578
} mm_segment_t;


579 580 581 582 583 584 585 586
/*
 * create a kernel thread without removing it from tasklists
 */
extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);

/* Free all resources held by a thread. */
extern void release_thread(struct task_struct *);

587
/* Prepare to copy thread state - unlazy all lazy state */
588
extern void prepare_to_copy(struct task_struct *tsk);
589

590
unsigned long get_wchan(struct task_struct *p);
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623

/*
 * Generic CPUID function
 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
 * resulting in stale register contents being returned.
 */
static inline void cpuid(unsigned int op,
			 unsigned int *eax, unsigned int *ebx,
			 unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = 0;
	__cpuid(eax, ebx, ecx, edx);
}

/* Some CPUID calls want 'count' to be placed in ecx */
static inline void cpuid_count(unsigned int op, int count,
			       unsigned int *eax, unsigned int *ebx,
			       unsigned int *ecx, unsigned int *edx)
{
	*eax = op;
	*ecx = count;
	__cpuid(eax, ebx, ecx, edx);
}

/*
 * CPUID functions returning a single datum
 */
static inline unsigned int cpuid_eax(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
624

625 626
	return eax;
}
627

628 629 630 631 632
static inline unsigned int cpuid_ebx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
633

634 635
	return ebx;
}
636

637 638 639 640 641
static inline unsigned int cpuid_ecx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
642

643 644
	return ecx;
}
645

646 647 648 649 650
static inline unsigned int cpuid_edx(unsigned int op)
{
	unsigned int eax, ebx, ecx, edx;

	cpuid(op, &eax, &ebx, &ecx, &edx);
651

652 653 654
	return edx;
}

655 656 657
/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
static inline void rep_nop(void)
{
658
	asm volatile("rep; nop" ::: "memory");
659 660
}

661 662 663 664 665
static inline void cpu_relax(void)
{
	rep_nop();
}

666
/* Stop speculative execution and prefetching of modified code. */
667 668 669
static inline void sync_core(void)
{
	int tmp;
670

671 672 673 674 675 676 677 678 679 680 681 682
#if defined(CONFIG_M386) || defined(CONFIG_M486)
	if (boot_cpu_data.x86 < 5)
		/* There is no speculative execution.
		 * jmp is a barrier to prefetching. */
		asm volatile("jmp 1f\n1:\n" ::: "memory");
	else
#endif
		/* cpuid is a barrier to speculative execution.
		 * Prefetched instructions are automatically
		 * invalidated when modified. */
		asm volatile("cpuid" : "=a" (tmp) : "0" (1)
			     : "ebx", "ecx", "edx", "memory");
683 684
}

685 686
static inline void __monitor(const void *eax, unsigned long ecx,
			     unsigned long edx)
687
{
688
	/* "monitor %eax, %ecx, %edx;" */
689 690
	asm volatile(".byte 0x0f, 0x01, 0xc8;"
		     :: "a" (eax), "c" (ecx), "d"(edx));
691 692 693 694
}

static inline void __mwait(unsigned long eax, unsigned long ecx)
{
695
	/* "mwait %eax, %ecx;" */
696 697
	asm volatile(".byte 0x0f, 0x01, 0xc9;"
		     :: "a" (eax), "c" (ecx));
698 699 700 701
}

static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
{
702
	trace_hardirqs_on();
703
	/* "mwait %eax, %ecx;" */
704 705
	asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
		     :: "a" (eax), "c" (ecx));
706 707 708
}

extern void select_idle_routine(const struct cpuinfo_x86 *c);
709
extern void init_amd_e400_c1e_mask(void);
710

711
extern unsigned long		boot_option_idle_override;
712
extern bool			amd_e400_c1e_detected;
713

714 715 716
enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
			 IDLE_POLL, IDLE_FORCE_MWAIT};

717 718 719
extern void enable_sep_cpu(void);
extern int sysenter_setup(void);

720 721
extern void early_trap_init(void);

722
/* Defined in head.S */
723
extern struct desc_ptr		early_gdt_descr;
724 725

extern void cpu_set_gdt(int);
726
extern void switch_to_new_gdt(int);
727
extern void load_percpu_segment(int);
728 729
extern void cpu_init(void);

730 731
static inline unsigned long get_debugctlmsr(void)
{
P
Peter Zijlstra 已提交
732
	unsigned long debugctlmsr = 0;
733 734 735 736 737 738 739

#ifndef CONFIG_X86_DEBUGCTLMSR
	if (boot_cpu_data.x86 < 6)
		return 0;
#endif
	rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);

P
Peter Zijlstra 已提交
740
	return debugctlmsr;
741 742
}

743 744 745 746 747 748 749 750 751
static inline void update_debugctlmsr(unsigned long debugctlmsr)
{
#ifndef CONFIG_X86_DEBUGCTLMSR
	if (boot_cpu_data.x86 < 6)
		return;
#endif
	wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
}

752 753 754 755 756 757 758
/*
 * from system description table in BIOS. Mostly for MCA use, but
 * others may find it useful:
 */
extern unsigned int		machine_id;
extern unsigned int		machine_submodel_id;
extern unsigned int		BIOS_revision;
759

760 761
/* Boot loader type from the setup header: */
extern int			bootloader_type;
762
extern int			bootloader_version;
763

764
extern char			ignore_fpu_irq;
765 766 767 768 769

#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
#define ARCH_HAS_PREFETCHW
#define ARCH_HAS_SPINLOCK_PREFETCH

770
#ifdef CONFIG_X86_32
771 772
# define BASE_PREFETCH		ASM_NOP4
# define ARCH_HAS_PREFETCH
773
#else
774
# define BASE_PREFETCH		"prefetcht0 (%1)"
775 776
#endif

777 778 779 780 781 782
/*
 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
 *
 * It's not worth to care about 3dnow prefetches for the K6
 * because they are microcoded there and very slow.
 */
783 784 785 786 787 788 789 790
static inline void prefetch(const void *x)
{
	alternative_input(BASE_PREFETCH,
			  "prefetchnta (%1)",
			  X86_FEATURE_XMM,
			  "r" (x));
}

791 792 793 794 795
/*
 * 3dnow prefetch to get an exclusive cache line.
 * Useful for spinlocks to avoid one state transition in the
 * cache coherency protocol:
 */
796 797 798 799 800 801 802 803
static inline void prefetchw(const void *x)
{
	alternative_input(BASE_PREFETCH,
			  "prefetchw (%1)",
			  X86_FEATURE_3DNOW,
			  "r" (x));
}

804 805 806 807 808
static inline void spin_lock_prefetch(const void *x)
{
	prefetchw(x);
}

809 810 811 812
#ifdef CONFIG_X86_32
/*
 * User space process size: 3GB (default).
 */
813
#define TASK_SIZE		PAGE_OFFSET
814
#define TASK_SIZE_MAX		TASK_SIZE
815 816 817 818 819 820 821 822
#define STACK_TOP		TASK_SIZE
#define STACK_TOP_MAX		STACK_TOP

#define INIT_THREAD  {							  \
	.sp0			= sizeof(init_stack) + (long)&init_stack, \
	.vm86_info		= NULL,					  \
	.sysenter_cs		= __KERNEL_CS,				  \
	.io_bitmap_ptr		= NULL,					  \
823 824 825 826 827 828 829 830
}

/*
 * Note that the .io_bitmap member must be extra-big. This is because
 * the CPU will access an additional byte beyond the end of the IO
 * permission bitmap. The extra byte must be all 1 bits, and must
 * be within the limit.
 */
831 832
#define INIT_TSS  {							  \
	.x86_tss = {							  \
833
		.sp0		= sizeof(init_stack) + (long)&init_stack, \
834 835 836 837 838
		.ss0		= __KERNEL_DS,				  \
		.ss1		= __KERNEL_CS,				  \
		.io_bitmap_base	= INVALID_IO_BITMAP_OFFSET,		  \
	 },								  \
	.io_bitmap		= { [0 ... IO_BITMAP_LONGS] = ~0 },	  \
839 840 841 842 843 844 845 846 847 848 849 850 851 852
}

extern unsigned long thread_saved_pc(struct task_struct *tsk);

#define THREAD_SIZE_LONGS      (THREAD_SIZE/sizeof(unsigned long))
#define KSTK_TOP(info)                                                 \
({                                                                     \
       unsigned long *__ptr = (unsigned long *)(info);                 \
       (unsigned long)(&__ptr[THREAD_SIZE_LONGS]);                     \
})

/*
 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
 * This is necessary to guarantee that the entire "struct pt_regs"
853
 * is accessible even if the CPU haven't stored the SS/ESP registers
854 855 856 857 858 859 860 861 862 863 864 865 866
 * on the stack (interrupt gate does not save these registers
 * when switching to the same priv ring).
 * Therefore beware: accessing the ss/esp fields of the
 * "struct pt_regs" is possible, but they may contain the
 * completely wrong values.
 */
#define task_pt_regs(task)                                             \
({                                                                     \
       struct pt_regs *__regs__;                                       \
       __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
       __regs__ - 1;                                                   \
})

867
#define KSTK_ESP(task)		(task_pt_regs(task)->sp)
868 869 870 871 872

#else
/*
 * User space process size. 47bits minus one guard page.
 */
873
#define TASK_SIZE_MAX	((1UL << 47) - PAGE_SIZE)
874 875 876 877

/* This decides where the kernel will search for a free chunk of vm
 * space during mmap's.
 */
878 879
#define IA32_PAGE_OFFSET	((current->personality & ADDR_LIMIT_3GB) ? \
					0xc0000000 : 0xFFFFe000)
880

881
#define TASK_SIZE		(test_thread_flag(TIF_ADDR32) ? \
882
					IA32_PAGE_OFFSET : TASK_SIZE_MAX)
883
#define TASK_SIZE_OF(child)	((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
884
					IA32_PAGE_OFFSET : TASK_SIZE_MAX)
885

886
#define STACK_TOP		TASK_SIZE
887
#define STACK_TOP_MAX		TASK_SIZE_MAX
888

889 890 891 892 893 894 895 896 897 898 899 900
#define INIT_THREAD  { \
	.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
}

#define INIT_TSS  { \
	.x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
}

/*
 * Return saved PC of a blocked thread.
 * What is this good for? it will be always the scheduler or ret_from_fork.
 */
901
#define thread_saved_pc(t)	(*(unsigned long *)((t)->thread.sp - 8))
902

903
#define task_pt_regs(tsk)	((struct pt_regs *)(tsk)->thread.sp0 - 1)
904
extern unsigned long KSTK_ESP(struct task_struct *task);
905 906 907 908 909 910

/*
 * User space RSP while inside the SYSCALL fast path
 */
DECLARE_PER_CPU(unsigned long, old_rsp);

911 912
#endif /* CONFIG_X86_64 */

I
Ingo Molnar 已提交
913 914 915
extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
					       unsigned long new_sp);

916 917
/*
 * This decides where the kernel will search for a free chunk of vm
918 919 920 921
 * space during mmap's.
 */
#define TASK_UNMAPPED_BASE	(PAGE_ALIGN(TASK_SIZE / 3))

922
#define KSTK_EIP(task)		(task_pt_regs(task)->ip)
923

924 925 926 927 928 929 930
/* Get/set a process' ability to use the timestamp counter instruction */
#define GET_TSC_CTL(adr)	get_tsc_mode((adr))
#define SET_TSC_CTL(val)	set_tsc_mode((val))

extern int get_tsc_mode(unsigned long adr);
extern int set_tsc_mode(unsigned int val);

931 932
extern int amd_get_nb_id(int cpu);

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
struct aperfmperf {
	u64 aperf, mperf;
};

static inline void get_aperfmperf(struct aperfmperf *am)
{
	WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));

	rdmsrl(MSR_IA32_APERF, am->aperf);
	rdmsrl(MSR_IA32_MPERF, am->mperf);
}

#define APERFMPERF_SHIFT 10

static inline
unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
				    struct aperfmperf *new)
{
	u64 aperf = new->aperf - old->aperf;
	u64 mperf = new->mperf - old->mperf;
	unsigned long ratio = aperf;

	mperf >>= APERFMPERF_SHIFT;
	if (mperf)
		ratio = div64_u64(aperf, mperf);

	return ratio;
}

962 963 964 965
/*
 * AMD errata checking
 */
#ifdef CONFIG_CPU_SUP_AMD
966
extern const int amd_erratum_383[];
967
extern const int amd_erratum_400[];
968 969 970 971 972 973 974 975 976 977 978 979 980 981
extern bool cpu_has_amd_erratum(const int *);

#define AMD_LEGACY_ERRATUM(...)		{ -1, __VA_ARGS__, 0 }
#define AMD_OSVW_ERRATUM(osvw_id, ...)	{ osvw_id, __VA_ARGS__, 0 }
#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
	((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
#define AMD_MODEL_RANGE_FAMILY(range)	(((range) >> 24) & 0xff)
#define AMD_MODEL_RANGE_START(range)	(((range) >> 12) & 0xfff)
#define AMD_MODEL_RANGE_END(range)	((range) & 0xfff)

#else
#define cpu_has_amd_erratum(x)	(false)
#endif /* CONFIG_CPU_SUP_AMD */

982 983 984 985 986 987 988 989 990 991
void cpu_idle_wait(void);

extern unsigned long arch_align_stack(unsigned long sp);
extern void free_init_pages(char *what, unsigned long begin, unsigned long end);

void default_idle(void);
bool set_pm_idle_to_default(void);

void stop_this_cpu(void *dummy);

H
H. Peter Anvin 已提交
992
#endif /* _ASM_X86_PROCESSOR_H */