perf_counter.c 27.9 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
22 23

#include <asm/apic.h>
24
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
25
#include <asm/nmi.h>
I
Ingo Molnar 已提交
26

27
static u64 perf_counter_mask __read_mostly;
28

I
Ingo Molnar 已提交
29
struct cpu_hw_counters {
30
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
31 32
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
33
	unsigned long		interrupts;
34
	int			enabled;
I
Ingo Molnar 已提交
35 36 37
};

/*
38
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
39
 */
40
struct x86_pmu {
41 42
	const char	*name;
	int		version;
43
	int		(*handle_irq)(struct pt_regs *, int);
44 45
	void		(*disable_all)(void);
	void		(*enable_all)(void);
46
	void		(*enable)(struct hw_perf_counter *, int);
47
	void		(*disable)(struct hw_perf_counter *, int);
48 49
	unsigned	eventsel;
	unsigned	perfctr;
50 51
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
52
	int		max_events;
53 54 55 56
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
57
	u64		max_period;
58
	u64		intel_ctrl;
59 60
};

61
static struct x86_pmu x86_pmu __read_mostly;
62

63 64 65
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
66

67 68 69
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
70
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
71
{
72
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
73 74 75 76 77
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
78
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
79 80
};

81
static u64 intel_pmu_event_map(int event)
82 83 84
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
85

86
static u64 intel_pmu_raw_event(u64 event)
87
{
88 89 90
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
91 92 93 94 95 96 97 98 99

#define CORE_EVNTSEL_MASK 		\
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

100 101 102
/*
 * AMD Performance Monitor K7 and later.
 */
103
static const u64 amd_perfmon_event_map[] =
104 105 106 107 108 109 110 111 112
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

113
static u64 amd_pmu_event_map(int event)
114 115 116 117
{
	return amd_perfmon_event_map[event];
}

118
static u64 amd_pmu_raw_event(u64 event)
119
{
120 121 122
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
123 124 125 126 127 128 129 130 131

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

132 133 134 135 136
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
137
static u64
138 139 140
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
141 142 143
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
166
	 * of the count.
167
	 */
168 169
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
170 171 172

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
173 174

	return new_raw_count;
175 176
}

177
static atomic_t active_counters;
P
Peter Zijlstra 已提交
178 179 180 181 182 183 184 185 186
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

187
	for (i = 0; i < x86_pmu.num_counters; i++) {
188
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
189 190 191
			goto perfctr_fail;
	}

192
	for (i = 0; i < x86_pmu.num_counters; i++) {
193
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
194 195 196 197 198 199 200
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
201
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
202

203
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
204 205 206

perfctr_fail:
	for (i--; i >= 0; i--)
207
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
208 209 210 211 212 213 214 215 216 217 218

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

219
	for (i = 0; i < x86_pmu.num_counters; i++) {
220 221
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
222 223 224 225 226 227 228 229
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
230
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
231 232 233 234 235
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

236 237 238 239 240
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

I
Ingo Molnar 已提交
241 242 243
/*
 * Setup the hardware configuration for a given hw_event_type
 */
I
Ingo Molnar 已提交
244
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
245
{
I
Ingo Molnar 已提交
246
	struct perf_counter_hw_event *hw_event = &counter->hw_event;
I
Ingo Molnar 已提交
247
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
248
	int err;
I
Ingo Molnar 已提交
249

250 251
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
252

P
Peter Zijlstra 已提交
253
	err = 0;
254
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
255
		mutex_lock(&pmc_reserve_mutex);
256
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
257 258
			err = -EBUSY;
		else
259
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
260 261 262 263 264
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
265
	/*
266
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
267 268
	 * (keep 'enabled' bit clear for now)
	 */
269
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
270 271

	/*
272
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
273
	 */
274 275 276
	if (!hw_event->exclude_user)
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!hw_event->exclude_kernel)
I
Ingo Molnar 已提交
277
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
278 279 280 281 282

	/*
	 * If privileged enough, allow NMI events:
	 */
	hwc->nmi = 0;
283 284 285
	if (hw_event->nmi) {
		if (sysctl_perf_counter_priv && !capable(CAP_SYS_ADMIN))
			return -EACCES;
286
		hwc->nmi = 1;
287
	}
I
Ingo Molnar 已提交
288

289 290 291
	if (!hwc->irq_period)
		hwc->irq_period = x86_pmu.max_period;

292 293
	atomic64_set(&hwc->period_left,
			min(x86_pmu.max_period, hwc->irq_period));
I
Ingo Molnar 已提交
294 295

	/*
296
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
297
	 */
298
	if (perf_event_raw(hw_event)) {
299
		hwc->config |= x86_pmu.raw_event(perf_event_config(hw_event));
I
Ingo Molnar 已提交
300
	} else {
301
		if (perf_event_id(hw_event) >= x86_pmu.max_events)
I
Ingo Molnar 已提交
302 303 304 305
			return -EINVAL;
		/*
		 * The generic map:
		 */
306
		hwc->config |= x86_pmu.event_map(perf_event_id(hw_event));
I
Ingo Molnar 已提交
307 308
	}

P
Peter Zijlstra 已提交
309 310
	counter->destroy = hw_perf_counter_destroy;

I
Ingo Molnar 已提交
311 312 313
	return 0;
}

314
static void intel_pmu_disable_all(void)
315
{
316
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
I
Ingo Molnar 已提交
317
}
318

319
static void amd_pmu_disable_all(void)
320
{
321
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
322 323 324 325
	int idx;

	if (!cpuc->enabled)
		return;
326 327

	cpuc->enabled = 0;
328 329
	/*
	 * ensure we write the disable before we start disabling the
330 331
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
332
	 */
333
	barrier();
334

335
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
336 337
		u64 val;

338
		if (!test_bit(idx, cpuc->active_mask))
339
			continue;
340
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
341 342 343 344
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
345 346 347
	}
}

348
void hw_perf_disable(void)
349
{
350
	if (!x86_pmu_initialized())
351 352
		return;
	return x86_pmu.disable_all();
353
}
I
Ingo Molnar 已提交
354

355
static void intel_pmu_enable_all(void)
356
{
357
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
358 359
}

360
static void amd_pmu_enable_all(void)
361
{
362
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
363 364
	int idx;

365
	if (cpuc->enabled)
366 367
		return;

368 369 370
	cpuc->enabled = 1;
	barrier();

371
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
372
		u64 val;
373

374
		if (!test_bit(idx, cpuc->active_mask))
375 376 377 378 379 380
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
381 382 383
	}
}

384
void hw_perf_enable(void)
385
{
386
	if (!x86_pmu_initialized())
387
		return;
388
	x86_pmu.enable_all();
389 390
}

391
static inline u64 intel_pmu_get_status(void)
392 393 394
{
	u64 status;

395
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
396

397
	return status;
398 399
}

400
static inline void intel_pmu_ack_status(u64 ack)
401 402 403 404
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

405
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
406
{
407 408 409
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
410 411
}

412
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
413
{
414 415 416
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
417 418
}

419
static inline void
420
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
421 422 423 424 425 426 427 428 429 430 431 432
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

433
static inline void
434
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
435
{
436 437 438 439 440 441 442 443 444 445 446 447
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
448 449
}

450
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
451

452 453 454 455 456
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
static void
457
x86_perf_counter_set_period(struct perf_counter *counter,
458
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
459
{
460
	s64 left = atomic64_read(&hwc->period_left);
461
	s64 period = min(x86_pmu.max_period, hwc->irq_period);
462
	int err;
463 464 465 466 467 468 469 470 471 472 473 474 475

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
	}
476 477 478 479 480
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
481

482 483 484 485 486 487
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
488
	atomic64_set(&hwc->prev_count, (u64)-left);
489

490
	err = checking_wrmsrl(hwc->counter_base + idx,
491
			     (u64)(-left) & x86_pmu.counter_mask);
492 493 494
}

static inline void
495
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
496 497 498 499 500 501
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
502 503 504
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
505
	 */
506 507 508
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
509 510 511 512 513 514 515 516 517
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
518 519
}

520
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
521
{
522 523 524 525 526 527 528 529 530 531 532 533 534 535
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
536
	else
537
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
538 539
}

540 541
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
542
{
543 544
	unsigned int event;

545
	if (!x86_pmu.num_counters_fixed)
546 547
		return -1;

548 549 550 551 552
	if (unlikely(hwc->nmi))
		return -1;

	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

553
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
554
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
555
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
556
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
557
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
558 559
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

560 561 562
	return -1;
}

563 564 565
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
566
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
567 568 569
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
570
	int idx;
I
Ingo Molnar 已提交
571

572 573 574 575 576 577
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
578
		if (test_and_set_bit(idx, cpuc->used_mask))
579
			goto try_generic;
580

581 582 583 584 585 586 587
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
588
		hwc->idx = idx;
589 590 591
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
592
		if (test_and_set_bit(idx, cpuc->used_mask)) {
593
try_generic:
594
			idx = find_first_zero_bit(cpuc->used_mask,
595 596
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
597 598
				return -EAGAIN;

599
			set_bit(idx, cpuc->used_mask);
600 601
			hwc->idx = idx;
		}
602 603
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
604 605 606 607
	}

	perf_counters_lapic_init(hwc->nmi);

608
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
609

610
	cpuc->counters[idx] = counter;
611
	set_bit(idx, cpuc->active_mask);
612

613
	x86_perf_counter_set_period(counter, hwc, idx);
614
	x86_pmu.enable(hwc, idx);
615 616

	return 0;
I
Ingo Molnar 已提交
617 618 619 620
}

void perf_counter_print_debug(void)
{
621
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
622
	struct cpu_hw_counters *cpuc;
623
	unsigned long flags;
624 625
	int cpu, idx;

626
	if (!x86_pmu.num_counters)
627
		return;
I
Ingo Molnar 已提交
628

629
	local_irq_save(flags);
I
Ingo Molnar 已提交
630 631

	cpu = smp_processor_id();
632
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
633

634
	if (x86_pmu.version >= 2) {
635 636 637 638 639 640 641 642 643 644
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
645
	}
646
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
647

648
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
649 650
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
651

652
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
653

654
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
655
			cpu, idx, pmc_ctrl);
656
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
657
			cpu, idx, pmc_count);
658
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
659
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
660
	}
661
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
662 663
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

664
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
665 666
			cpu, idx, pmc_count);
	}
667
	local_irq_restore(flags);
I
Ingo Molnar 已提交
668 669
}

670
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
671 672 673
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
674
	int idx = hwc->idx;
I
Ingo Molnar 已提交
675

676 677 678 679
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
680
	clear_bit(idx, cpuc->active_mask);
681
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
682

683 684 685 686
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
687
	barrier();
I
Ingo Molnar 已提交
688

689 690 691 692 693
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
694
	cpuc->counters[idx] = NULL;
695
	clear_bit(idx, cpuc->used_mask);
I
Ingo Molnar 已提交
696 697
}

698
/*
699 700
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
701
 */
702
static void intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
703 704 705 706
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;

707
	x86_perf_counter_update(counter, hwc, idx);
708
	x86_perf_counter_set_period(counter, hwc, idx);
709

710
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
711
		intel_pmu_enable_counter(hwc, idx);
I
Ingo Molnar 已提交
712 713
}

714 715 716
/*
 * Maximum interrupt frequency of 100KHz per CPU
 */
717
#define PERFMON_MAX_INTERRUPTS (100000/HZ)
718

I
Ingo Molnar 已提交
719 720 721 722
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
723
static int intel_pmu_handle_irq(struct pt_regs *regs, int nmi)
I
Ingo Molnar 已提交
724
{
725 726 727
	struct cpu_hw_counters *cpuc;
	struct cpu_hw_counters;
	int bit, cpu, loops;
728
	u64 ack, status;
729 730 731

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
732

733
	perf_disable();
734
	status = intel_pmu_get_status();
735 736 737 738
	if (!status) {
		perf_enable();
		return 0;
	}
739

740
	loops = 0;
I
Ingo Molnar 已提交
741
again:
742 743 744 745 746
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
		return 1;
	}

747
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
748
	ack = status;
749
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
750
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
751 752

		clear_bit(bit, (unsigned long *) &status);
753
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
754 755
			continue;

756
		intel_pmu_save_and_restart(counter);
757
		if (perf_counter_overflow(counter, nmi, regs, 0))
758
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
759 760
	}

761
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
762 763 764 765

	/*
	 * Repeat if there is more work to be done:
	 */
766
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
767 768
	if (status)
		goto again;
769

770 771 772 773
	if (++cpuc->interrupts != PERFMON_MAX_INTERRUPTS)
		perf_enable();

	return 1;
774 775
}

776 777
static int amd_pmu_handle_irq(struct pt_regs *regs, int nmi)
{
778 779
	int cpu, idx, throttle = 0, handled = 0;
	struct cpu_hw_counters *cpuc;
780 781
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
782 783 784 785
	u64 val;

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
786

787 788 789 790 791
	if (++cpuc->interrupts == PERFMON_MAX_INTERRUPTS) {
		throttle = 1;
		__perf_disable();
		cpuc->enabled = 0;
		barrier();
792
	}
793 794

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
795 796
		int disable = 0;

797
		if (!test_bit(idx, cpuc->active_mask))
798
			continue;
799

800 801
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
802 803 804 805

		if (counter->hw_event.nmi != nmi)
			goto next;

806
		val = x86_perf_counter_update(counter, hwc, idx);
807
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
808 809
			goto next;

810 811 812 813
		/* counter overflow */
		x86_perf_counter_set_period(counter, hwc, idx);
		handled = 1;
		inc_irq_stat(apic_perf_irqs);
814 815 816 817
		disable = perf_counter_overflow(counter, nmi, regs, 0);

next:
		if (disable || throttle)
818 819
			amd_pmu_disable_counter(hwc, idx);
	}
820

821 822
	return handled;
}
823

824 825 826 827
void perf_counter_unthrottle(void)
{
	struct cpu_hw_counters *cpuc;

828
	if (!x86_pmu_initialized())
829 830
		return;

831
	cpuc = &__get_cpu_var(cpu_hw_counters);
832
	if (cpuc->interrupts >= PERFMON_MAX_INTERRUPTS) {
I
Ingo Molnar 已提交
833 834 835 836
		/*
		 * Clear them before re-enabling irqs/NMIs again:
		 */
		cpuc->interrupts = 0;
837
		perf_enable();
I
Ingo Molnar 已提交
838 839
	} else {
		cpuc->interrupts = 0;
840
	}
I
Ingo Molnar 已提交
841 842 843 844 845 846
}

void smp_perf_counter_interrupt(struct pt_regs *regs)
{
	irq_enter();
	apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
847
	ack_APIC_irq();
848
	x86_pmu.handle_irq(regs, 0);
I
Ingo Molnar 已提交
849 850 851
	irq_exit();
}

852 853 854 855 856 857 858 859 860 861 862 863 864 865
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

866
void perf_counters_lapic_init(int nmi)
I
Ingo Molnar 已提交
867 868 869
{
	u32 apic_val;

870
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
871
		return;
872

I
Ingo Molnar 已提交
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
	/*
	 * Enable the performance counter vector in the APIC LVT:
	 */
	apic_val = apic_read(APIC_LVTERR);

	apic_write(APIC_LVTERR, apic_val | APIC_LVT_MASKED);
	if (nmi)
		apic_write(APIC_LVTPC, APIC_DM_NMI);
	else
		apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
	apic_write(APIC_LVTERR, apic_val);
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
892

893
	if (!atomic_read(&active_counters))
894 895
		return NOTIFY_DONE;

896 897 898 899
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
900

901
	default:
I
Ingo Molnar 已提交
902
		return NOTIFY_DONE;
903
	}
I
Ingo Molnar 已提交
904 905 906 907

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
908 909 910 911 912 913 914 915
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
	x86_pmu.handle_irq(regs, 1);
I
Ingo Molnar 已提交
916

917
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
918 919 920
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
921 922 923
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
924 925
};

926
static struct x86_pmu intel_pmu = {
927
	.name			= "Intel",
928
	.handle_irq		= intel_pmu_handle_irq,
929 930
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
931 932
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
933 934
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
935 936
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
937
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
938 939 940 941 942 943
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
944 945
};

946
static struct x86_pmu amd_pmu = {
947
	.name			= "AMD",
948
	.handle_irq		= amd_pmu_handle_irq,
949 950
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
951 952
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
953 954
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
955 956
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
957
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
958 959 960
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
961 962
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
963 964
};

965
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
966
{
967
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
968
	union cpuid10_eax eax;
969
	unsigned int unused;
970
	unsigned int ebx;
971
	int version;
I
Ingo Molnar 已提交
972

973
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
974
		return -ENODEV;
975

I
Ingo Molnar 已提交
976 977 978 979
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
980
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
981
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
982
		return -ENODEV;
I
Ingo Molnar 已提交
983

984 985
	version = eax.split.version_id;
	if (version < 2)
986
		return -ENODEV;
987

988
	x86_pmu = intel_pmu;
989
	x86_pmu.version = version;
990
	x86_pmu.num_counters = eax.split.num_counters;
991 992 993 994 995 996 997

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
	x86_pmu.num_counters_fixed = max((int)edx.split.num_counters_fixed, 3);

998 999
	x86_pmu.counter_bits = eax.split.bit_width;
	x86_pmu.counter_mask = (1ULL << eax.split.bit_width) - 1;
1000

1001 1002
	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);

1003
	return 0;
1004 1005
}

1006
static int amd_pmu_init(void)
1007
{
1008
	x86_pmu = amd_pmu;
1009
	return 0;
1010 1011
}

1012 1013
void __init init_hw_perf_counters(void)
{
1014 1015
	int err;

1016 1017
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1018
		err = intel_pmu_init();
1019
		break;
1020
	case X86_VENDOR_AMD:
1021
		err = amd_pmu_init();
1022
		break;
1023 1024
	default:
		return;
1025
	}
1026
	if (err != 0)
1027 1028
		return;

1029 1030 1031 1032
	pr_info("%s Performance Monitoring support detected.\n", x86_pmu.name);
	pr_info("... version:         %d\n", x86_pmu.version);
	pr_info("... bit width:       %d\n", x86_pmu.counter_bits);

1033 1034 1035
	pr_info("... num counters:    %d\n", x86_pmu.num_counters);
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1036
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1037
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
1038
	}
1039 1040
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1041

1042
	pr_info("... value mask:      %016Lx\n", x86_pmu.counter_mask);
1043
	pr_info("... max period:      %016Lx\n", x86_pmu.max_period);
1044

1045 1046
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1047
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1048
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1049
	}
1050
	pr_info("... fixed counters:  %d\n", x86_pmu.num_counters_fixed);
1051

1052 1053
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1054

1055
	pr_info("... counter mask:    %016Lx\n", perf_counter_mask);
1056

I
Ingo Molnar 已提交
1057 1058 1059
	perf_counters_lapic_init(0);
	register_die_notifier(&perf_counter_nmi_notifier);
}
I
Ingo Molnar 已提交
1060

1061
static inline void x86_pmu_read(struct perf_counter *counter)
1062 1063 1064 1065
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1066 1067 1068 1069
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
I
Ingo Molnar 已提交
1070 1071
};

1072
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1073 1074 1075 1076 1077
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1078
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1079

1080
	return &pmu;
I
Ingo Molnar 已提交
1081
}
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1135
	int nr = entry->nr;
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1147 1148

	entry->kernel = entry->nr - nr;
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1178
	int nr = entry->nr;
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1198 1199

	entry->user = entry->nr - nr;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1235 1236 1237
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1238 1239 1240 1241 1242

	perf_do_callchain(regs, entry);

	return entry;
}