perf_counter.c 27.9 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
22 23

#include <asm/apic.h>
24
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
25
#include <asm/nmi.h>
I
Ingo Molnar 已提交
26

27
static u64 perf_counter_mask __read_mostly;
28

I
Ingo Molnar 已提交
29
struct cpu_hw_counters {
30
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
31 32
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
33
	unsigned long		interrupts;
34 35
	u64			throttle_ctrl;
	int			enabled;
I
Ingo Molnar 已提交
36 37 38
};

/*
39
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
40
 */
41
struct x86_pmu {
42 43
	const char	*name;
	int		version;
44
	int		(*handle_irq)(struct pt_regs *, int);
45
	u64		(*save_disable_all)(void);
46
	void		(*restore_all)(u64);
47
	void		(*enable)(struct hw_perf_counter *, int);
48
	void		(*disable)(struct hw_perf_counter *, int);
49 50
	unsigned	eventsel;
	unsigned	perfctr;
51 52
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
53
	int		max_events;
54 55 56 57
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
58
	u64		max_period;
59 60
};

61
static struct x86_pmu x86_pmu __read_mostly;
62

63 64 65
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
66

67 68 69
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
70
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
71
{
72
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
73 74 75 76 77
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
78
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
79 80
};

81
static u64 intel_pmu_event_map(int event)
82 83 84
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
85

86
static u64 intel_pmu_raw_event(u64 event)
87
{
88 89 90
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
91 92 93 94 95 96 97 98 99

#define CORE_EVNTSEL_MASK 		\
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

100 101 102
/*
 * AMD Performance Monitor K7 and later.
 */
103
static const u64 amd_perfmon_event_map[] =
104 105 106 107 108 109 110 111 112
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

113
static u64 amd_pmu_event_map(int event)
114 115 116 117
{
	return amd_perfmon_event_map[event];
}

118
static u64 amd_pmu_raw_event(u64 event)
119
{
120 121 122
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
123 124 125 126 127 128 129 130 131

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

132 133 134 135 136
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
137
static u64
138 139 140
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
141 142 143
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
166
	 * of the count.
167
	 */
168 169
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
170 171 172

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
173 174

	return new_raw_count;
175 176
}

177
static atomic_t active_counters;
P
Peter Zijlstra 已提交
178 179 180 181 182 183 184 185 186
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

187
	for (i = 0; i < x86_pmu.num_counters; i++) {
188
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
189 190 191
			goto perfctr_fail;
	}

192
	for (i = 0; i < x86_pmu.num_counters; i++) {
193
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
194 195 196 197 198 199 200
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
201
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
202

203
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
204 205 206

perfctr_fail:
	for (i--; i >= 0; i--)
207
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
208 209 210 211 212 213 214 215 216 217 218

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

219
	for (i = 0; i < x86_pmu.num_counters; i++) {
220 221
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
222 223 224 225 226 227 228 229
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
230
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
231 232 233 234 235
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

236 237 238 239 240
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

I
Ingo Molnar 已提交
241 242 243
/*
 * Setup the hardware configuration for a given hw_event_type
 */
I
Ingo Molnar 已提交
244
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
245
{
I
Ingo Molnar 已提交
246
	struct perf_counter_hw_event *hw_event = &counter->hw_event;
I
Ingo Molnar 已提交
247
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
248
	int err;
I
Ingo Molnar 已提交
249

250 251
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
252

P
Peter Zijlstra 已提交
253
	err = 0;
254
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
255
		mutex_lock(&pmc_reserve_mutex);
256
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
257 258
			err = -EBUSY;
		else
259
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
260 261 262 263 264
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
265
	/*
266
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
267 268
	 * (keep 'enabled' bit clear for now)
	 */
269
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
270 271

	/*
272
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
273
	 */
274 275 276
	if (!hw_event->exclude_user)
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!hw_event->exclude_kernel)
I
Ingo Molnar 已提交
277
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
278 279 280 281 282 283 284

	/*
	 * If privileged enough, allow NMI events:
	 */
	hwc->nmi = 0;
	if (capable(CAP_SYS_ADMIN) && hw_event->nmi)
		hwc->nmi = 1;
I
Ingo Molnar 已提交
285

286
	hwc->irq_period	= hw_event->irq_period;
287 288
	if ((s64)hwc->irq_period <= 0 || hwc->irq_period > x86_pmu.max_period)
		hwc->irq_period = x86_pmu.max_period;
I
Ingo Molnar 已提交
289

290
	atomic64_set(&hwc->period_left, hwc->irq_period);
I
Ingo Molnar 已提交
291 292

	/*
293
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
294
	 */
295
	if (perf_event_raw(hw_event)) {
296
		hwc->config |= x86_pmu.raw_event(perf_event_config(hw_event));
I
Ingo Molnar 已提交
297
	} else {
298
		if (perf_event_id(hw_event) >= x86_pmu.max_events)
I
Ingo Molnar 已提交
299 300 301 302
			return -EINVAL;
		/*
		 * The generic map:
		 */
303
		hwc->config |= x86_pmu.event_map(perf_event_id(hw_event));
I
Ingo Molnar 已提交
304 305
	}

P
Peter Zijlstra 已提交
306 307
	counter->destroy = hw_perf_counter_destroy;

I
Ingo Molnar 已提交
308 309 310
	return 0;
}

311
static u64 intel_pmu_save_disable_all(void)
312 313 314 315
{
	u64 ctrl;

	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
316
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
317

318
	return ctrl;
I
Ingo Molnar 已提交
319
}
320

321
static u64 amd_pmu_save_disable_all(void)
322
{
323 324 325 326 327
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	int enabled, idx;

	enabled = cpuc->enabled;
	cpuc->enabled = 0;
328 329
	/*
	 * ensure we write the disable before we start disabling the
330 331
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
332
	 */
333
	barrier();
334

335
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
336 337
		u64 val;

338
		if (!test_bit(idx, cpuc->active_mask))
339
			continue;
340
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
341 342 343 344
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
345 346
	}

347
	return enabled;
348 349
}

350 351
u64 hw_perf_save_disable(void)
{
352
	if (!x86_pmu_initialized())
353
		return 0;
354
	return x86_pmu.save_disable_all();
355
}
356 357 358
/*
 * Exported because of ACPI idle
 */
359
EXPORT_SYMBOL_GPL(hw_perf_save_disable);
I
Ingo Molnar 已提交
360

361
static void intel_pmu_restore_all(u64 ctrl)
362 363 364 365
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
}

366
static void amd_pmu_restore_all(u64 ctrl)
367
{
368
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
369 370
	int idx;

371 372 373 374 375
	cpuc->enabled = ctrl;
	barrier();
	if (!ctrl)
		return;

376
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
377
		u64 val;
378

379
		if (!test_bit(idx, cpuc->active_mask))
380 381 382 383 384 385
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
386 387 388
	}
}

389 390
void hw_perf_restore(u64 ctrl)
{
391
	if (!x86_pmu_initialized())
392
		return;
393
	x86_pmu.restore_all(ctrl);
394
}
395 396 397
/*
 * Exported because of ACPI idle
 */
398 399
EXPORT_SYMBOL_GPL(hw_perf_restore);

400
static inline u64 intel_pmu_get_status(void)
401 402 403
{
	u64 status;

404
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
405

406
	return status;
407 408
}

409
static inline void intel_pmu_ack_status(u64 ack)
410 411 412 413
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

414
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
415
{
416 417 418
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
419 420
}

421
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
422
{
423 424 425
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
426 427
}

428
static inline void
429
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
430 431 432 433 434 435 436 437 438 439 440 441
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

442
static inline void
443
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
444
{
445 446 447 448 449 450 451 452 453 454 455 456
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
457 458
}

459
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
460

461 462 463 464 465
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
static void
466
x86_perf_counter_set_period(struct perf_counter *counter,
467
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
468
{
469
	s64 left = atomic64_read(&hwc->period_left);
470
	s64 period = hwc->irq_period;
471
	int err;
472 473 474 475 476 477 478 479 480 481 482 483 484

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
	}
I
Ingo Molnar 已提交
485

486 487 488 489 490 491
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
492
	atomic64_set(&hwc->prev_count, (u64)-left);
493

494
	err = checking_wrmsrl(hwc->counter_base + idx,
495
			     (u64)(-left) & x86_pmu.counter_mask);
496 497 498
}

static inline void
499
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
500 501 502 503 504 505
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
506 507 508
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
509
	 */
510 511 512
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
513 514 515 516 517 518 519 520 521
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
522 523
}

524
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
525
{
526 527 528 529 530 531 532 533 534 535 536 537 538 539
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
540
	else
541
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
542 543
}

544 545
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
546
{
547 548
	unsigned int event;

549
	if (!x86_pmu.num_counters_fixed)
550 551
		return -1;

552 553 554 555 556
	if (unlikely(hwc->nmi))
		return -1;

	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

557
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
558
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
559
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
560
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
561
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
562 563
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

564 565 566
	return -1;
}

567 568 569
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
570
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
571 572 573
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
574
	int idx;
I
Ingo Molnar 已提交
575

576 577 578 579 580 581
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
582
		if (test_and_set_bit(idx, cpuc->used_mask))
583
			goto try_generic;
584

585 586 587 588 589 590 591
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
592
		hwc->idx = idx;
593 594 595
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
596
		if (test_and_set_bit(idx, cpuc->used_mask)) {
597
try_generic:
598
			idx = find_first_zero_bit(cpuc->used_mask,
599 600
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
601 602
				return -EAGAIN;

603
			set_bit(idx, cpuc->used_mask);
604 605
			hwc->idx = idx;
		}
606 607
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
608 609 610 611
	}

	perf_counters_lapic_init(hwc->nmi);

612
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
613

614
	cpuc->counters[idx] = counter;
615
	set_bit(idx, cpuc->active_mask);
616

617
	x86_perf_counter_set_period(counter, hwc, idx);
618
	x86_pmu.enable(hwc, idx);
619 620

	return 0;
I
Ingo Molnar 已提交
621 622 623 624
}

void perf_counter_print_debug(void)
{
625
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
626
	struct cpu_hw_counters *cpuc;
627
	unsigned long flags;
628 629
	int cpu, idx;

630
	if (!x86_pmu.num_counters)
631
		return;
I
Ingo Molnar 已提交
632

633
	local_irq_save(flags);
I
Ingo Molnar 已提交
634 635

	cpu = smp_processor_id();
636
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
637

638
	if (x86_pmu.version >= 2) {
639 640 641 642 643 644 645 646 647 648
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
649
	}
650
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
651

652
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
653 654
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
655

656
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
657

658
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
659
			cpu, idx, pmc_ctrl);
660
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
661
			cpu, idx, pmc_count);
662
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
663
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
664
	}
665
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
666 667
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

668
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
669 670
			cpu, idx, pmc_count);
	}
671
	local_irq_restore(flags);
I
Ingo Molnar 已提交
672 673
}

674
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
675 676 677
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
678
	int idx = hwc->idx;
I
Ingo Molnar 已提交
679

680 681 682 683
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
684
	clear_bit(idx, cpuc->active_mask);
685
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
686

687 688 689 690
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
691
	barrier();
I
Ingo Molnar 已提交
692

693 694 695 696 697
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
698
	cpuc->counters[idx] = NULL;
699
	clear_bit(idx, cpuc->used_mask);
I
Ingo Molnar 已提交
700 701
}

702
/*
703 704
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
705
 */
706
static void intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
707 708 709 710
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;

711
	x86_perf_counter_update(counter, hwc, idx);
712
	x86_perf_counter_set_period(counter, hwc, idx);
713

714
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
715
		intel_pmu_enable_counter(hwc, idx);
I
Ingo Molnar 已提交
716 717
}

718 719 720
/*
 * Maximum interrupt frequency of 100KHz per CPU
 */
721
#define PERFMON_MAX_INTERRUPTS (100000/HZ)
722

I
Ingo Molnar 已提交
723 724 725 726
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
727
static int intel_pmu_handle_irq(struct pt_regs *regs, int nmi)
I
Ingo Molnar 已提交
728 729
{
	int bit, cpu = smp_processor_id();
730
	u64 ack, status;
731
	struct cpu_hw_counters *cpuc = &per_cpu(cpu_hw_counters, cpu);
732
	int ret = 0;
733

734
	cpuc->throttle_ctrl = intel_pmu_save_disable_all();
I
Ingo Molnar 已提交
735

736
	status = intel_pmu_get_status();
737 738 739
	if (!status)
		goto out;

740
	ret = 1;
I
Ingo Molnar 已提交
741
again:
742
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
743
	ack = status;
744
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
745
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
746 747

		clear_bit(bit, (unsigned long *) &status);
748
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
749 750
			continue;

751
		intel_pmu_save_and_restart(counter);
752
		if (perf_counter_overflow(counter, nmi, regs, 0))
753
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
754 755
	}

756
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
757 758 759 760

	/*
	 * Repeat if there is more work to be done:
	 */
761
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
762 763
	if (status)
		goto again;
764
out:
I
Ingo Molnar 已提交
765
	/*
766
	 * Restore - do not reenable when global enable is off or throttled:
I
Ingo Molnar 已提交
767
	 */
768
	if (++cpuc->interrupts < PERFMON_MAX_INTERRUPTS)
769
		intel_pmu_restore_all(cpuc->throttle_ctrl);
770 771

	return ret;
772 773
}

774 775 776 777 778 779 780 781 782 783 784 785
static int amd_pmu_handle_irq(struct pt_regs *regs, int nmi)
{
	int cpu = smp_processor_id();
	struct cpu_hw_counters *cpuc = &per_cpu(cpu_hw_counters, cpu);
	u64 val;
	int handled = 0;
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
	int idx;

	++cpuc->interrupts;
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
786
		if (!test_bit(idx, cpuc->active_mask))
787 788 789
			continue;
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
790
		val = x86_perf_counter_update(counter, hwc, idx);
791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
			continue;
		/* counter overflow */
		x86_perf_counter_set_period(counter, hwc, idx);
		handled = 1;
		inc_irq_stat(apic_perf_irqs);
		if (perf_counter_overflow(counter, nmi, regs, 0))
			amd_pmu_disable_counter(hwc, idx);
		else if (cpuc->interrupts >= PERFMON_MAX_INTERRUPTS)
			/*
			 * do not reenable when throttled, but reload
			 * the register
			 */
			amd_pmu_disable_counter(hwc, idx);
		else if (counter->state == PERF_COUNTER_STATE_ACTIVE)
			amd_pmu_enable_counter(hwc, idx);
	}
	return handled;
}
810

811 812 813 814
void perf_counter_unthrottle(void)
{
	struct cpu_hw_counters *cpuc;

815
	if (!x86_pmu_initialized())
816 817
		return;

818
	cpuc = &__get_cpu_var(cpu_hw_counters);
819
	if (cpuc->interrupts >= PERFMON_MAX_INTERRUPTS) {
820
		if (printk_ratelimit())
821
			printk(KERN_WARNING "perfcounters: max interrupts exceeded!\n");
822
		hw_perf_restore(cpuc->throttle_ctrl);
823
	}
824
	cpuc->interrupts = 0;
I
Ingo Molnar 已提交
825 826 827 828 829 830
}

void smp_perf_counter_interrupt(struct pt_regs *regs)
{
	irq_enter();
	apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
831
	ack_APIC_irq();
832
	x86_pmu.handle_irq(regs, 0);
I
Ingo Molnar 已提交
833 834 835
	irq_exit();
}

836 837 838 839 840 841 842 843 844 845 846 847 848 849
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

850
void perf_counters_lapic_init(int nmi)
I
Ingo Molnar 已提交
851 852 853
{
	u32 apic_val;

854
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
855
		return;
856

I
Ingo Molnar 已提交
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
	/*
	 * Enable the performance counter vector in the APIC LVT:
	 */
	apic_val = apic_read(APIC_LVTERR);

	apic_write(APIC_LVTERR, apic_val | APIC_LVT_MASKED);
	if (nmi)
		apic_write(APIC_LVTPC, APIC_DM_NMI);
	else
		apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
	apic_write(APIC_LVTERR, apic_val);
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
876 877
	int ret;

878
	if (!atomic_read(&active_counters))
879 880
		return NOTIFY_DONE;

881 882 883 884
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
885

886
	default:
I
Ingo Molnar 已提交
887
		return NOTIFY_DONE;
888
	}
I
Ingo Molnar 已提交
889 890 891 892

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
893
	ret = x86_pmu.handle_irq(regs, 1);
I
Ingo Molnar 已提交
894

895
	return ret ? NOTIFY_STOP : NOTIFY_OK;
I
Ingo Molnar 已提交
896 897 898
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
899 900 901
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
902 903
};

904
static struct x86_pmu intel_pmu = {
905
	.name			= "Intel",
906
	.handle_irq		= intel_pmu_handle_irq,
907 908 909 910
	.save_disable_all	= intel_pmu_save_disable_all,
	.restore_all		= intel_pmu_restore_all,
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
911 912
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
913 914
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
915
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
916 917 918 919 920 921
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
922 923
};

924
static struct x86_pmu amd_pmu = {
925
	.name			= "AMD",
926
	.handle_irq		= amd_pmu_handle_irq,
927 928 929 930
	.save_disable_all	= amd_pmu_save_disable_all,
	.restore_all		= amd_pmu_restore_all,
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
931 932
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
933 934
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
935
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
936 937 938
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
939 940
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
941 942
};

943
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
944
{
945
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
946
	union cpuid10_eax eax;
947
	unsigned int unused;
948
	unsigned int ebx;
949
	int version;
I
Ingo Molnar 已提交
950

951
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
952
		return -ENODEV;
953

I
Ingo Molnar 已提交
954 955 956 957
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
958
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
959
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
960
		return -ENODEV;
I
Ingo Molnar 已提交
961

962 963
	version = eax.split.version_id;
	if (version < 2)
964
		return -ENODEV;
965

966
	x86_pmu = intel_pmu;
967
	x86_pmu.version = version;
968
	x86_pmu.num_counters = eax.split.num_counters;
969 970 971 972 973 974 975

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
	x86_pmu.num_counters_fixed = max((int)edx.split.num_counters_fixed, 3);

976 977
	x86_pmu.counter_bits = eax.split.bit_width;
	x86_pmu.counter_mask = (1ULL << eax.split.bit_width) - 1;
978

979
	return 0;
980 981
}

982
static int amd_pmu_init(void)
983
{
984
	x86_pmu = amd_pmu;
985
	return 0;
986 987
}

988 989
void __init init_hw_perf_counters(void)
{
990 991
	int err;

992 993
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
994
		err = intel_pmu_init();
995
		break;
996
	case X86_VENDOR_AMD:
997
		err = amd_pmu_init();
998
		break;
999 1000
	default:
		return;
1001
	}
1002
	if (err != 0)
1003 1004
		return;

1005 1006 1007 1008
	pr_info("%s Performance Monitoring support detected.\n", x86_pmu.name);
	pr_info("... version:         %d\n", x86_pmu.version);
	pr_info("... bit width:       %d\n", x86_pmu.counter_bits);

1009 1010 1011
	pr_info("... num counters:    %d\n", x86_pmu.num_counters);
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1012
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1013
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
1014
	}
1015 1016
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1017

1018
	pr_info("... value mask:      %016Lx\n", x86_pmu.counter_mask);
1019
	pr_info("... max period:      %016Lx\n", x86_pmu.max_period);
1020

1021 1022
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1023
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1024
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1025
	}
1026
	pr_info("... fixed counters:  %d\n", x86_pmu.num_counters_fixed);
1027

1028 1029
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1030

1031
	pr_info("... counter mask:    %016Lx\n", perf_counter_mask);
1032

I
Ingo Molnar 已提交
1033 1034 1035
	perf_counters_lapic_init(0);
	register_die_notifier(&perf_counter_nmi_notifier);
}
I
Ingo Molnar 已提交
1036

1037
static inline void x86_pmu_read(struct perf_counter *counter)
1038 1039 1040 1041
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1042 1043 1044 1045
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
I
Ingo Molnar 已提交
1046 1047
};

1048
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1049 1050 1051 1052 1053
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1054
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1055

1056
	return &pmu;
I
Ingo Molnar 已提交
1057
}
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1111
	int nr = entry->nr;
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1123 1124

	entry->kernel = entry->nr - nr;
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1154
	int nr = entry->nr;
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1174 1175

	entry->user = entry->nr - nr;
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1211 1212 1213
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1214 1215 1216 1217 1218

	perf_do_callchain(regs, entry);

	return entry;
}