tlv320dac33.c 42.3 KB
Newer Older
1 2 3
/*
 * ALSA SoC Texas Instruments TLV320DAC33 codec driver
 *
4
 * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * Copyright:   (C) 2009 Nokia Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
 * 02110-1301 USA
 *
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/pm.h>
#include <linux/i2c.h>
#include <linux/interrupt.h>
#include <linux/gpio.h>
32
#include <linux/regulator/consumer.h>
33
#include <linux/slab.h>
34 35 36 37 38 39 40 41 42 43
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/soc.h>
#include <sound/initval.h>
#include <sound/tlv.h>

#include <sound/tlv320dac33-plat.h>
#include "tlv320dac33.h"

44 45 46 47 48 49 50 51 52
/*
 * The internal FIFO is 24576 bytes long
 * It can be configured to hold 16bit or 24bit samples
 * In 16bit configuration the FIFO can hold 6144 stereo samples
 * In 24bit configuration the FIFO can hold 4096 stereo samples
 */
#define DAC33_FIFO_SIZE_16BIT	6144
#define DAC33_FIFO_SIZE_24BIT	4096
#define DAC33_MODE7_MARGIN	10	/* Safety margin for FIFO in Mode7 */
53

54 55
#define BURST_BASEFREQ_HZ	49152000

56
#define SAMPLES_TO_US(rate, samples) \
57
	(1000000000 / (((rate) * 1000) / (samples)))
58 59

#define US_TO_SAMPLES(rate, us) \
60
	((rate) / (1000000 / ((us) < 1000000 ? (us) : 1000000)))
61

62
#define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
63
	(((samples)*5000) / (((burstrate)*5000) / ((burstrate) - (playrate))))
64

65 66 67 68
static void dac33_calculate_times(struct snd_pcm_substream *substream,
				  struct snd_soc_codec *codec);
static int dac33_prepare_chip(struct snd_pcm_substream *substream,
			      struct snd_soc_codec *codec);
69

70 71 72 73 74 75 76
enum dac33_state {
	DAC33_IDLE = 0,
	DAC33_PREFILL,
	DAC33_PLAYBACK,
	DAC33_FLUSH,
};

77 78 79
enum dac33_fifo_modes {
	DAC33_FIFO_BYPASS = 0,
	DAC33_FIFO_MODE1,
80
	DAC33_FIFO_MODE7,
81 82 83
	DAC33_FIFO_LAST_MODE,
};

84 85 86 87 88 89 90
#define DAC33_NUM_SUPPLIES 3
static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
	"AVDD",
	"DVDD",
	"IOVDD",
};

91 92 93 94
struct tlv320dac33_priv {
	struct mutex mutex;
	struct workqueue_struct *dac33_wq;
	struct work_struct work;
95
	struct snd_soc_codec *codec;
96
	struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
97
	struct snd_pcm_substream *substream;
98 99 100 101 102 103
	int power_gpio;
	int chip_power;
	int irq;
	unsigned int refclk;

	unsigned int alarm_threshold;	/* set to be half of LATENCY_TIME_MS */
104
	enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
105
	unsigned int fifo_size;		/* Size of the FIFO in samples */
106
	unsigned int nsample;		/* burst read amount from host */
107 108
	int mode1_latency;		/* latency caused by the i2c writes in
					 * us */
109
	u8 burst_bclkdiv;		/* BCLK divider value in burst mode */
110
	unsigned int burst_rate;	/* Interface speed in Burst modes */
111

112 113
	int keep_bclk;			/* Keep the BCLK continuously running
					 * in FIFO modes */
114 115 116 117 118 119 120
	spinlock_t lock;
	unsigned long long t_stamp1;	/* Time stamp for FIFO modes to */
	unsigned long long t_stamp2;	/* calculate the FIFO caused delay */

	unsigned int mode1_us_burst;	/* Time to burst read n number of
					 * samples */
	unsigned int mode7_us_to_lthr;	/* Time to reach lthr from uthr */
121

122 123
	unsigned int uthr;

124
	enum dac33_state state;
125
	void *control_data;
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
};

static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
0x00, 0x00,             /* 0x38 - 0x39 */
/* Registers 0x3a - 0x3f are reserved  */
            0x00, 0x00, /* 0x3a - 0x3b */
0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */

0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
0x00, 0x80,             /* 0x44 - 0x45 */
/* Registers 0x46 - 0x47 are reserved  */
            0x80, 0x80, /* 0x46 - 0x47 */

0x80, 0x00, 0x00,       /* 0x48 - 0x4a */
/* Registers 0x4b - 0x7c are reserved  */
                  0x00, /* 0x4b        */
0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
0x00,                   /* 0x7c        */

      0xda, 0x33, 0x03, /* 0x7d - 0x7f */
};

/* Register read and write */
static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
						unsigned reg)
{
	u8 *cache = codec->reg_cache;
	if (reg >= DAC33_CACHEREGNUM)
		return 0;

	return cache[reg];
}

static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
					 u8 reg, u8 value)
{
	u8 *cache = codec->reg_cache;
	if (reg >= DAC33_CACHEREGNUM)
		return;

	cache[reg] = value;
}

static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
		      u8 *value)
{
197
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
198
	int val, ret = 0;
199 200 201 202 203 204 205 206 207

	*value = reg & 0xff;

	/* If powered off, return the cached value */
	if (dac33->chip_power) {
		val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
		if (val < 0) {
			dev_err(codec->dev, "Read failed (%d)\n", val);
			value[0] = dac33_read_reg_cache(codec, reg);
208
			ret = val;
209 210 211 212 213 214 215 216
		} else {
			value[0] = val;
			dac33_write_reg_cache(codec, reg, val);
		}
	} else {
		value[0] = dac33_read_reg_cache(codec, reg);
	}

217
	return ret;
218 219 220 221 222
}

static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
223
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	u8 data[2];
	int ret = 0;

	/*
	 * data is
	 *   D15..D8 dac33 register offset
	 *   D7...D0 register data
	 */
	data[0] = reg & 0xff;
	data[1] = value & 0xff;

	dac33_write_reg_cache(codec, data[0], data[1]);
	if (dac33->chip_power) {
		ret = codec->hw_write(codec->control_data, data, 2);
		if (ret != 2)
			dev_err(codec->dev, "Write failed (%d)\n", ret);
		else
			ret = 0;
	}

	return ret;
}

static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
250
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
251 252 253 254 255 256 257 258 259 260 261 262 263
	int ret;

	mutex_lock(&dac33->mutex);
	ret = dac33_write(codec, reg, value);
	mutex_unlock(&dac33->mutex);

	return ret;
}

#define DAC33_I2C_ADDR_AUTOINC	0x80
static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
264
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
	u8 data[3];
	int ret = 0;

	/*
	 * data is
	 *   D23..D16 dac33 register offset
	 *   D15..D8  register data MSB
	 *   D7...D0  register data LSB
	 */
	data[0] = reg & 0xff;
	data[1] = (value >> 8) & 0xff;
	data[2] = value & 0xff;

	dac33_write_reg_cache(codec, data[0], data[1]);
	dac33_write_reg_cache(codec, data[0] + 1, data[2]);

	if (dac33->chip_power) {
		/* We need to set autoincrement mode for 16 bit writes */
		data[0] |= DAC33_I2C_ADDR_AUTOINC;
		ret = codec->hw_write(codec->control_data, data, 3);
		if (ret != 3)
			dev_err(codec->dev, "Write failed (%d)\n", ret);
		else
			ret = 0;
	}

	return ret;
}

294
static void dac33_init_chip(struct snd_soc_codec *codec)
295
{
296
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
297

298
	if (unlikely(!dac33->chip_power))
299 300
		return;

301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	/* A : DAC sample rate Fsref/1.5 */
	dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
	/* B : DAC src=normal, not muted */
	dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
					     DAC33_DACSRCL_LEFT);
	/* C : (defaults) */
	dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);

	/* 73 : volume soft stepping control,
	 clock source = internal osc (?) */
	dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);

	/* Restore only selected registers (gains mostly) */
	dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
		    dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
	dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
		    dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));

	dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
		    dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
	dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
		    dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
323 324 325 326

	dac33_write(codec, DAC33_OUT_AMP_CTRL,
		    dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));

327 328 329 330
	dac33_write(codec, DAC33_LDAC_PWR_CTRL,
		    dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
	dac33_write(codec, DAC33_RDAC_PWR_CTRL,
		    dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
331 332
}

333
static inline int dac33_read_id(struct snd_soc_codec *codec)
334
{
335
	int i, ret = 0;
336 337
	u8 reg;

338 339 340 341 342 343 344
	for (i = 0; i < 3; i++) {
		ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
		if (ret < 0)
			break;
	}

	return ret;
345 346 347 348 349 350 351 352 353 354
}

static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
{
	u8 reg;

	reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	if (power)
		reg |= DAC33_PDNALLB;
	else
355 356
		reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
			 DAC33_DACRPDNB | DAC33_DACLPDNB);
357 358 359
	dac33_write(codec, DAC33_PWR_CTRL, reg);
}

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
static inline void dac33_disable_digital(struct snd_soc_codec *codec)
{
	u8 reg;

	/* Stop the DAI clock */
	reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
	reg &= ~DAC33_BCLKON;
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);

	/* Power down the Oscillator, and DACs */
	reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
	dac33_write(codec, DAC33_PWR_CTRL, reg);
}

375
static int dac33_hard_power(struct snd_soc_codec *codec, int power)
376
{
377
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
378
	int ret = 0;
379 380

	mutex_lock(&dac33->mutex);
381 382 383

	/* Safety check */
	if (unlikely(power == dac33->chip_power)) {
384
		dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
385 386 387 388
			power ? "ON" : "OFF");
		goto exit;
	}

389
	if (power) {
390 391 392 393 394 395
		ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
					  dac33->supplies);
		if (ret != 0) {
			dev_err(codec->dev,
				"Failed to enable supplies: %d\n", ret);
				goto exit;
396
		}
397 398 399 400 401

		if (dac33->power_gpio >= 0)
			gpio_set_value(dac33->power_gpio, 1);

		dac33->chip_power = 1;
402 403
	} else {
		dac33_soft_power(codec, 0);
404
		if (dac33->power_gpio >= 0)
405
			gpio_set_value(dac33->power_gpio, 0);
406 407 408 409 410 411 412

		ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
					     dac33->supplies);
		if (ret != 0) {
			dev_err(codec->dev,
				"Failed to disable supplies: %d\n", ret);
			goto exit;
413
		}
414 415

		dac33->chip_power = 0;
416 417
	}

418 419 420
exit:
	mutex_unlock(&dac33->mutex);
	return ret;
421 422
}

423
static int dac33_playback_event(struct snd_soc_dapm_widget *w,
424 425 426 427 428 429 430
		struct snd_kcontrol *kcontrol, int event)
{
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);

	switch (event) {
	case SND_SOC_DAPM_PRE_PMU:
		if (likely(dac33->substream)) {
431 432
			dac33_calculate_times(dac33->substream, w->codec);
			dac33_prepare_chip(dac33->substream, w->codec);
433 434
		}
		break;
435 436 437
	case SND_SOC_DAPM_POST_PMD:
		dac33_disable_digital(w->codec);
		break;
438 439 440 441
	}
	return 0;
}

442
static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
443 444
			 struct snd_ctl_elem_value *ucontrol)
{
445
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
446
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
447

448
	ucontrol->value.integer.value[0] = dac33->fifo_mode;
449 450 451 452

	return 0;
}

453
static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
454 455
			 struct snd_ctl_elem_value *ucontrol)
{
456
	struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
457
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
458 459
	int ret = 0;

460
	if (dac33->fifo_mode == ucontrol->value.integer.value[0])
461 462
		return 0;
	/* Do not allow changes while stream is running*/
463
	if (snd_soc_codec_is_active(codec))
464 465 466
		return -EPERM;

	if (ucontrol->value.integer.value[0] < 0 ||
467
	    ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
468 469
		ret = -EINVAL;
	else
470
		dac33->fifo_mode = ucontrol->value.integer.value[0];
471 472 473 474

	return ret;
}

475 476
/* Codec operation modes */
static const char *dac33_fifo_mode_texts[] = {
477
	"Bypass", "Mode 1", "Mode 7"
478 479
};

480
static SOC_ENUM_SINGLE_EXT_DECL(dac33_fifo_mode_enum, dac33_fifo_mode_texts);
481

482 483 484 485 486 487
/* L/R Line Output Gain */
static const char *lr_lineout_gain_texts[] = {
	"Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
	"Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
};

488 489 490
static SOC_ENUM_SINGLE_DECL(l_lineout_gain_enum,
			    DAC33_LDAC_PWR_CTRL, 0,
			    lr_lineout_gain_texts);
491

492 493 494
static SOC_ENUM_SINGLE_DECL(r_lineout_gain_enum,
			    DAC33_RDAC_PWR_CTRL, 0,
			    lr_lineout_gain_texts);
495

496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
/*
 * DACL/R digital volume control:
 * from 0 dB to -63.5 in 0.5 dB steps
 * Need to be inverted later on:
 * 0x00 == 0 dB
 * 0x7f == -63.5 dB
 */
static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);

static const struct snd_kcontrol_new dac33_snd_controls[] = {
	SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
		DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
		0, 0x7f, 1, dac_digivol_tlv),
	SOC_DOUBLE_R("DAC Digital Playback Switch",
		 DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
	SOC_DOUBLE_R("Line to Line Out Volume",
		 DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
513 514
	SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
	SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
515 516
};

517 518 519 520 521
static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
	SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
		 dac33_get_fifo_mode, dac33_set_fifo_mode),
};

522 523 524 525 526 527 528
/* Analog bypass */
static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
	SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);

static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
	SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);

529 530 531
/* LOP L/R invert selection */
static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};

532 533 534
static SOC_ENUM_SINGLE_DECL(dac33_left_lom_enum,
			    DAC33_OUT_AMP_CTRL, 3,
			    dac33_lr_lom_texts);
535 536 537 538

static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
SOC_DAPM_ENUM("Route", dac33_left_lom_enum);

539 540 541
static SOC_ENUM_SINGLE_DECL(dac33_right_lom_enum,
			    DAC33_OUT_AMP_CTRL, 2,
			    dac33_lr_lom_texts);
542 543 544 545

static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
SOC_DAPM_ENUM("Route", dac33_right_lom_enum);

546 547 548 549 550 551 552
static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
	SND_SOC_DAPM_OUTPUT("LEFT_LO"),
	SND_SOC_DAPM_OUTPUT("RIGHT_LO"),

	SND_SOC_DAPM_INPUT("LINEL"),
	SND_SOC_DAPM_INPUT("LINER"),

553 554
	SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
	SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
555 556 557 558 559 560 561

	/* Analog bypass */
	SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
				&dac33_dapm_abypassl_control),
	SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
				&dac33_dapm_abypassr_control),

562 563 564 565 566 567 568 569 570 571 572 573
	SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
		&dac33_dapm_left_lom_control),
	SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
		&dac33_dapm_right_lom_control),
	/*
	 * For DAPM path, when only the anlog bypass path is enabled, and the
	 * LOP inverted from the corresponding DAC side.
	 * This is needed, so we can attach the DAC power supply in this case.
	 */
	SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
	SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),

574
	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
575
			 DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
576
	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
577
			 DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
578

579 580 581 582 583
	SND_SOC_DAPM_SUPPLY("Left DAC Power",
			    DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
	SND_SOC_DAPM_SUPPLY("Right DAC Power",
			    DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),

584 585 586
	SND_SOC_DAPM_SUPPLY("Codec Power",
			    DAC33_PWR_CTRL, 4, 0, NULL, 0),

587 588
	SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
	SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
589 590 591 592 593 594 595
};

static const struct snd_soc_dapm_route audio_map[] = {
	/* Analog bypass */
	{"Analog Left Bypass", "Switch", "LINEL"},
	{"Analog Right Bypass", "Switch", "LINER"},

596 597
	{"Output Left Amplifier", NULL, "DACL"},
	{"Output Right Amplifier", NULL, "DACR"},
598

599 600 601 602 603 604 605 606 607 608 609 610 611
	{"Left Bypass PGA", NULL, "Analog Left Bypass"},
	{"Right Bypass PGA", NULL, "Analog Right Bypass"},

	{"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
	{"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
	{"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
	{"Right LOM Inverted From", "LOP", "Analog Right Bypass"},

	{"Output Left Amplifier", NULL, "Left LOM Inverted From"},
	{"Output Right Amplifier", NULL, "Right LOM Inverted From"},

	{"DACL", NULL, "Left DAC Power"},
	{"DACR", NULL, "Right DAC Power"},
612

613 614
	{"Left Bypass PGA", NULL, "Left DAC Power"},
	{"Right Bypass PGA", NULL, "Right DAC Power"},
615

616
	/* output */
617 618
	{"LEFT_LO", NULL, "Output Left Amplifier"},
	{"RIGHT_LO", NULL, "Output Right Amplifier"},
619 620 621

	{"LEFT_LO", NULL, "Codec Power"},
	{"RIGHT_LO", NULL, "Codec Power"},
622 623 624 625 626
};

static int dac33_set_bias_level(struct snd_soc_codec *codec,
				enum snd_soc_bias_level level)
{
627 628
	int ret;

629 630 631 632 633 634
	switch (level) {
	case SND_SOC_BIAS_ON:
		break;
	case SND_SOC_BIAS_PREPARE:
		break;
	case SND_SOC_BIAS_STANDBY:
L
Liam Girdwood 已提交
635
		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
636
			/* Coming from OFF, switch on the codec */
637 638 639 640
			ret = dac33_hard_power(codec, 1);
			if (ret != 0)
				return ret;

641 642
			dac33_init_chip(codec);
		}
643 644
		break;
	case SND_SOC_BIAS_OFF:
645
		/* Do not power off, when the codec is already off */
L
Liam Girdwood 已提交
646
		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
647
			return 0;
648 649 650
		ret = dac33_hard_power(codec, 0);
		if (ret != 0)
			return ret;
651 652
		break;
	}
L
Liam Girdwood 已提交
653
	codec->dapm.bias_level = level;
654 655 656 657

	return 0;
}

658 659
static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
{
660
	struct snd_soc_codec *codec = dac33->codec;
661
	unsigned int delay;
662
	unsigned long flags;
663 664 665 666

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		dac33_write16(codec, DAC33_NSAMPLE_MSB,
667
			DAC33_THRREG(dac33->nsample));
668 669

		/* Take the timestamps */
670
		spin_lock_irqsave(&dac33->lock, flags);
671 672
		dac33->t_stamp2 = ktime_to_us(ktime_get());
		dac33->t_stamp1 = dac33->t_stamp2;
673
		spin_unlock_irqrestore(&dac33->lock, flags);
674

675 676
		dac33_write16(codec, DAC33_PREFILL_MSB,
				DAC33_THRREG(dac33->alarm_threshold));
677
		/* Enable Alarm Threshold IRQ with a delay */
678 679 680
		delay = SAMPLES_TO_US(dac33->burst_rate,
				     dac33->alarm_threshold) + 1000;
		usleep_range(delay, delay + 500);
681
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
682
		break;
683
	case DAC33_FIFO_MODE7:
684
		/* Take the timestamp */
685
		spin_lock_irqsave(&dac33->lock, flags);
686 687 688
		dac33->t_stamp1 = ktime_to_us(ktime_get());
		/* Move back the timestamp with drain time */
		dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
689
		spin_unlock_irqrestore(&dac33->lock, flags);
690

691
		dac33_write16(codec, DAC33_PREFILL_MSB,
692
				DAC33_THRREG(DAC33_MODE7_MARGIN));
693 694 695

		/* Enable Upper Threshold IRQ */
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
696
		break;
697 698 699 700 701 702 703 704 705
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
}

static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
{
706
	struct snd_soc_codec *codec = dac33->codec;
707
	unsigned long flags;
708 709 710

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
711
		/* Take the timestamp */
712
		spin_lock_irqsave(&dac33->lock, flags);
713
		dac33->t_stamp2 = ktime_to_us(ktime_get());
714
		spin_unlock_irqrestore(&dac33->lock, flags);
715

716 717 718
		dac33_write16(codec, DAC33_NSAMPLE_MSB,
				DAC33_THRREG(dac33->nsample));
		break;
719 720 721
	case DAC33_FIFO_MODE7:
		/* At the moment we are not using interrupts in mode7 */
		break;
722 723 724 725 726 727 728
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
}

729 730 731 732 733 734 735
static void dac33_work(struct work_struct *work)
{
	struct snd_soc_codec *codec;
	struct tlv320dac33_priv *dac33;
	u8 reg;

	dac33 = container_of(work, struct tlv320dac33_priv, work);
736
	codec = dac33->codec;
737 738 739 740 741

	mutex_lock(&dac33->mutex);
	switch (dac33->state) {
	case DAC33_PREFILL:
		dac33->state = DAC33_PLAYBACK;
742
		dac33_prefill_handler(dac33);
743 744
		break;
	case DAC33_PLAYBACK:
745
		dac33_playback_handler(dac33);
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
		break;
	case DAC33_IDLE:
		break;
	case DAC33_FLUSH:
		dac33->state = DAC33_IDLE;
		/* Mask all interrupts from dac33 */
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);

		/* flush fifo */
		reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
		reg |= DAC33_FIFOFLUSH;
		dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
		break;
	}
	mutex_unlock(&dac33->mutex);
}

static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
{
	struct snd_soc_codec *codec = dev;
766
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
767
	unsigned long flags;
768

769
	spin_lock_irqsave(&dac33->lock, flags);
770
	dac33->t_stamp1 = ktime_to_us(ktime_get());
771
	spin_unlock_irqrestore(&dac33->lock, flags);
772

773 774 775
	/* Do not schedule the workqueue in Mode7 */
	if (dac33->fifo_mode != DAC33_FIFO_MODE7)
		queue_work(dac33->dac33_wq, &dac33->work);
776 777 778 779 780 781

	return IRQ_HANDLED;
}

static void dac33_oscwait(struct snd_soc_codec *codec)
{
782
	int timeout = 60;
783 784 785
	u8 reg;

	do {
786
		usleep_range(1000, 2000);
787 788 789 790 791 792 793
		dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
	} while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
	if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
		dev_err(codec->dev,
			"internal oscillator calibration failed\n");
}

794 795 796
static int dac33_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
797
	struct snd_soc_codec *codec = dai->codec;
798 799 800 801 802 803 804 805 806 807 808
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);

	/* Stream started, save the substream pointer */
	dac33->substream = substream;

	return 0;
}

static void dac33_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
809
	struct snd_soc_codec *codec = dai->codec;
810 811 812 813 814
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);

	dac33->substream = NULL;
}

815 816
#define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
	(BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
817 818 819 820
static int dac33_hw_params(struct snd_pcm_substream *substream,
			   struct snd_pcm_hw_params *params,
			   struct snd_soc_dai *dai)
{
821
	struct snd_soc_codec *codec = dai->codec;
822
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
823 824 825 826 827 828 829 830 831 832 833 834 835 836

	/* Check parameters for validity */
	switch (params_rate(params)) {
	case 44100:
	case 48000:
		break;
	default:
		dev_err(codec->dev, "unsupported rate %d\n",
			params_rate(params));
		return -EINVAL;
	}

	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_S16_LE:
837 838
		dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
839
		break;
840 841 842 843
	case SNDRV_PCM_FORMAT_S32_LE:
		dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
		break;
844 845 846 847 848 849 850 851 852 853
	default:
		dev_err(codec->dev, "unsupported format %d\n",
			params_format(params));
		return -EINVAL;
	}

	return 0;
}

#define CALC_OSCSET(rate, refclk) ( \
854
	((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
855 856 857 858 859 860 861 862
#define CALC_RATIOSET(rate, refclk) ( \
	((((refclk  * 100000) / rate) * 16384) + 50000) / 100000)

/*
 * tlv320dac33 is strict on the sequence of the register writes, if the register
 * writes happens in different order, than dac33 might end up in unknown state.
 * Use the known, working sequence of register writes to initialize the dac33.
 */
863 864
static int dac33_prepare_chip(struct snd_pcm_substream *substream,
			      struct snd_soc_codec *codec)
865
{
866
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
867
	unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
868
	u8 aictrl_a, aictrl_b, fifoctrl_a;
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885

	switch (substream->runtime->rate) {
	case 44100:
	case 48000:
		oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
		ratioset = CALC_RATIOSET(substream->runtime->rate,
					 dac33->refclk);
		break;
	default:
		dev_err(codec->dev, "unsupported rate %d\n",
			substream->runtime->rate);
		return -EINVAL;
	}


	aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
	aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
886
	/* Read FIFO control A, and clear FIFO flush bit */
887
	fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
888 889
	fifoctrl_a &= ~DAC33_FIFOFLUSH;

890 891 892 893 894 895
	fifoctrl_a &= ~DAC33_WIDTH;
	switch (substream->runtime->format) {
	case SNDRV_PCM_FORMAT_S16_LE:
		aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
		fifoctrl_a |= DAC33_WIDTH;
		break;
896 897 898
	case SNDRV_PCM_FORMAT_S32_LE:
		aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
		break;
899 900 901 902 903 904 905
	default:
		dev_err(codec->dev, "unsupported format %d\n",
			substream->runtime->format);
		return -EINVAL;
	}

	mutex_lock(&dac33->mutex);
906 907 908 909 910 911 912 913 914 915

	if (!dac33->chip_power) {
		/*
		 * Chip is not powered yet.
		 * Do the init in the dac33_set_bias_level later.
		 */
		mutex_unlock(&dac33->mutex);
		return 0;
	}

916
	dac33_soft_power(codec, 0);
917 918 919 920 921 922 923 924
	dac33_soft_power(codec, 1);

	reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
	dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);

	/* Write registers 0x08 and 0x09 (MSB, LSB) */
	dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);

925 926
	/* OSC calibration time */
	dac33_write(codec, DAC33_CALIB_TIME, 96);
927 928 929 930 931 932 933 934 935 936 937 938 939 940

	/* adjustment treshold & step */
	dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
						 DAC33_ADJSTEP(1));

	/* div=4 / gain=1 / div */
	dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));

	pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
	dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);

	dac33_oscwait(codec);

941
	if (dac33->fifo_mode) {
942
		/* Generic for all FIFO modes */
943
		/* 50-51 : ASRC Control registers */
944
		dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
945 946 947 948 949 950 951 952
		dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */

		/* Write registers 0x34 and 0x35 (MSB, LSB) */
		dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);

		/* Set interrupts to high active */
		dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
	} else {
953
		/* FIFO bypass mode */
954 955 956 957 958
		/* 50-51 : ASRC Control registers */
		dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
		dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
	}

959 960 961 962 963 964
	/* Interrupt behaviour configuration */
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
			    DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
		break;
965
	case DAC33_FIFO_MODE7:
966 967
		dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
			DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
968
		break;
969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
	default:
		/* in FIFO bypass mode, the interrupts are not used */
		break;
	}

	aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		/*
		 * For mode1:
		 * Disable the FIFO bypass (Enable the use of FIFO)
		 * Select nSample mode
		 * BCLK is only running when data is needed by DAC33
		 */
984
		fifoctrl_a &= ~DAC33_FBYPAS;
985
		fifoctrl_a &= ~DAC33_FAUTO;
986 987 988 989
		if (dac33->keep_bclk)
			aictrl_b |= DAC33_BCLKON;
		else
			aictrl_b &= ~DAC33_BCLKON;
990
		break;
991 992 993 994 995 996 997 998 999
	case DAC33_FIFO_MODE7:
		/*
		 * For mode1:
		 * Disable the FIFO bypass (Enable the use of FIFO)
		 * Select Threshold mode
		 * BCLK is only running when data is needed by DAC33
		 */
		fifoctrl_a &= ~DAC33_FBYPAS;
		fifoctrl_a |= DAC33_FAUTO;
1000 1001 1002 1003
		if (dac33->keep_bclk)
			aictrl_b |= DAC33_BCLKON;
		else
			aictrl_b &= ~DAC33_BCLKON;
1004
		break;
1005 1006 1007 1008
	default:
		/*
		 * For FIFO bypass mode:
		 * Enable the FIFO bypass (Disable the FIFO use)
L
Lucas De Marchi 已提交
1009
		 * Set the BCLK as continuous
1010
		 */
1011
		fifoctrl_a |= DAC33_FBYPAS;
1012 1013 1014
		aictrl_b |= DAC33_BCLKON;
		break;
	}
1015

1016
	dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
1017
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
1018
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
1019

1020 1021 1022 1023 1024 1025 1026 1027 1028
	/*
	 * BCLK divide ratio
	 * 0: 1.5
	 * 1: 1
	 * 2: 2
	 * ...
	 * 254: 254
	 * 255: 255
	 */
1029
	if (dac33->fifo_mode)
1030 1031
		dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
							dac33->burst_bclkdiv);
1032
	else
1033 1034 1035 1036
		if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
			dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
		else
			dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
1037

1038 1039
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
1040 1041
		dac33_write16(codec, DAC33_ATHR_MSB,
			      DAC33_THRREG(dac33->alarm_threshold));
1042
		break;
1043 1044 1045 1046 1047
	case DAC33_FIFO_MODE7:
		/*
		 * Configure the threshold levels, and leave 10 sample space
		 * at the bottom, and also at the top of the FIFO
		 */
1048
		dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
1049 1050
		dac33_write16(codec, DAC33_LTHR_MSB,
			      DAC33_THRREG(DAC33_MODE7_MARGIN));
1051
		break;
1052 1053
	default:
		break;
1054 1055 1056 1057 1058 1059 1060
	}

	mutex_unlock(&dac33->mutex);

	return 0;
}

1061 1062
static void dac33_calculate_times(struct snd_pcm_substream *substream,
				  struct snd_soc_codec *codec)
1063
{
1064
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1065 1066
	unsigned int period_size = substream->runtime->period_size;
	unsigned int rate = substream->runtime->rate;
1067 1068
	unsigned int nsample_limit;

1069 1070 1071 1072
	/* In bypass mode we don't need to calculate */
	if (!dac33->fifo_mode)
		return;

1073 1074
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
1075 1076 1077
		/* Number of samples under i2c latency */
		dac33->alarm_threshold = US_TO_SAMPLES(rate,
						dac33->mode1_latency);
1078
		nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
1079

1080
		if (period_size <= dac33->alarm_threshold)
1081
			/*
1082 1083
			 * Configure nSamaple to number of periods,
			 * which covers the latency requironment.
1084
			 */
1085 1086 1087 1088 1089 1090 1091 1092
			dac33->nsample = period_size *
				((dac33->alarm_threshold / period_size) +
				(dac33->alarm_threshold % period_size ?
				1 : 0));
		else if (period_size > nsample_limit)
			dac33->nsample = nsample_limit;
		else
			dac33->nsample = period_size;
1093

1094 1095 1096 1097 1098 1099
		dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
						      dac33->nsample);
		dac33->t_stamp1 = 0;
		dac33->t_stamp2 = 0;
		break;
	case DAC33_FIFO_MODE7:
1100 1101
		dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
						    dac33->burst_rate) + 9;
1102 1103 1104 1105
		if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
			dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
		if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
			dac33->uthr = (DAC33_MODE7_MARGIN + 10);
1106

1107
		dac33->mode7_us_to_lthr =
1108
				SAMPLES_TO_US(substream->runtime->rate,
1109
					dac33->uthr - DAC33_MODE7_MARGIN + 1);
1110 1111 1112 1113 1114
		dac33->t_stamp1 = 0;
		break;
	default:
		break;
	}
1115 1116 1117 1118 1119 1120

}

static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
			     struct snd_soc_dai *dai)
{
1121
	struct snd_soc_codec *codec = dai->codec;
1122
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1123 1124 1125 1126 1127 1128
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_RESUME:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1129
		if (dac33->fifo_mode) {
1130 1131 1132 1133 1134 1135 1136
			dac33->state = DAC33_PREFILL;
			queue_work(dac33->dac33_wq, &dac33->work);
		}
		break;
	case SNDRV_PCM_TRIGGER_STOP:
	case SNDRV_PCM_TRIGGER_SUSPEND:
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1137
		if (dac33->fifo_mode) {
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
			dac33->state = DAC33_FLUSH;
			queue_work(dac33->dac33_wq, &dac33->work);
		}
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

1149 1150 1151 1152
static snd_pcm_sframes_t dac33_dai_delay(
			struct snd_pcm_substream *substream,
			struct snd_soc_dai *dai)
{
1153
	struct snd_soc_codec *codec = dai->codec;
1154 1155
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
	unsigned long long t0, t1, t_now;
1156
	unsigned int time_delta, uthr;
1157 1158
	int samples_out, samples_in, samples;
	snd_pcm_sframes_t delay = 0;
1159
	unsigned long flags;
1160 1161 1162 1163 1164

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_BYPASS:
		break;
	case DAC33_FIFO_MODE1:
1165
		spin_lock_irqsave(&dac33->lock, flags);
1166 1167
		t0 = dac33->t_stamp1;
		t1 = dac33->t_stamp2;
1168
		spin_unlock_irqrestore(&dac33->lock, flags);
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
		t_now = ktime_to_us(ktime_get());

		/* We have not started to fill the FIFO yet, delay is 0 */
		if (!t1)
			goto out;

		if (t0 > t1) {
			/*
			 * Phase 1:
			 * After Alarm threshold, and before nSample write
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			if (likely(dac33->alarm_threshold > samples_out))
				delay = dac33->alarm_threshold - samples_out;
			else
				delay = 0;
		} else if ((t_now - t1) <= dac33->mode1_us_burst) {
			/*
			 * Phase 2:
			 * After nSample write (during burst operation)
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			time_delta = t_now - t1;
			samples_in = time_delta ? US_TO_SAMPLES(
						dac33->burst_rate,
						time_delta) : 0;

			samples = dac33->alarm_threshold;
			samples += (samples_in - samples_out);

			if (likely(samples > 0))
				delay = samples;
			else
				delay = 0;
		} else {
			/*
			 * Phase 3:
			 * After burst operation, before next alarm threshold
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			samples_in = dac33->nsample;
			samples = dac33->alarm_threshold;
			samples += (samples_in - samples_out);

			if (likely(samples > 0))
1226 1227
				delay = samples > dac33->fifo_size ?
					dac33->fifo_size : samples;
1228 1229 1230 1231 1232
			else
				delay = 0;
		}
		break;
	case DAC33_FIFO_MODE7:
1233
		spin_lock_irqsave(&dac33->lock, flags);
1234
		t0 = dac33->t_stamp1;
1235
		uthr = dac33->uthr;
1236
		spin_unlock_irqrestore(&dac33->lock, flags);
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		t_now = ktime_to_us(ktime_get());

		/* We have not started to fill the FIFO yet, delay is 0 */
		if (!t0)
			goto out;

		if (t_now <= t0) {
			/*
			 * Either the timestamps are messed or equal. Report
			 * maximum delay
			 */
1248
			delay = uthr;
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
			goto out;
		}

		time_delta = t_now - t0;
		if (time_delta <= dac33->mode7_us_to_lthr) {
			/*
			* Phase 1:
			* After burst (draining phase)
			*/
			samples_out = US_TO_SAMPLES(
					substream->runtime->rate,
					time_delta);

1262 1263
			if (likely(uthr > samples_out))
				delay = uthr - samples_out;
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
			else
				delay = 0;
		} else {
			/*
			* Phase 2:
			* During burst operation
			*/
			time_delta = time_delta - dac33->mode7_us_to_lthr;

			samples_out = US_TO_SAMPLES(
					substream->runtime->rate,
					time_delta);
			samples_in = US_TO_SAMPLES(
					dac33->burst_rate,
					time_delta);
1279
			delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
1280

1281 1282
			if (unlikely(delay > uthr))
				delay = uthr;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
		}
		break;
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
out:
	return delay;
}

1294 1295 1296 1297
static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
		int clk_id, unsigned int freq, int dir)
{
	struct snd_soc_codec *codec = codec_dai->codec;
1298
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
	u8 ioc_reg, asrcb_reg;

	ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
	asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
	switch (clk_id) {
	case TLV320DAC33_MCLK:
		ioc_reg |= DAC33_REFSEL;
		asrcb_reg |= DAC33_SRCREFSEL;
		break;
	case TLV320DAC33_SLEEPCLK:
		ioc_reg &= ~DAC33_REFSEL;
		asrcb_reg &= ~DAC33_SRCREFSEL;
		break;
	default:
		dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
		break;
	}
	dac33->refclk = freq;

	dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
	dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);

	return 0;
}

static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
			     unsigned int fmt)
{
	struct snd_soc_codec *codec = codec_dai->codec;
1328
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	u8 aictrl_a, aictrl_b;

	aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
	aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
		/* Codec Master */
		aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		/* Codec Slave */
1341 1342 1343 1344 1345
		if (dac33->fifo_mode) {
			dev_err(codec->dev, "FIFO mode requires master mode\n");
			return -EINVAL;
		} else
			aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
		break;
	default:
		return -EINVAL;
	}

	aictrl_a &= ~DAC33_AFMT_MASK;
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		aictrl_a |= DAC33_AFMT_I2S;
		break;
	case SND_SOC_DAIFMT_DSP_A:
		aictrl_a |= DAC33_AFMT_DSP;
		aictrl_b &= ~DAC33_DATA_DELAY_MASK;
1359
		aictrl_b |= DAC33_DATA_DELAY(0);
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
		break;
	case SND_SOC_DAIFMT_RIGHT_J:
		aictrl_a |= DAC33_AFMT_RIGHT_J;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		aictrl_a |= DAC33_AFMT_LEFT_J;
		break;
	default:
		dev_err(codec->dev, "Unsupported format (%u)\n",
			fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		return -EINVAL;
	}

	dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
	dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);

	return 0;
}

1379
static int dac33_soc_probe(struct snd_soc_codec *codec)
1380
{
1381
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1382 1383
	int ret = 0;

1384 1385 1386
	codec->control_data = dac33->control_data;
	codec->hw_write = (hw_write_t) i2c_master_send;
	dac33->codec = codec;
1387

1388 1389 1390 1391 1392 1393
	/* Read the tlv320dac33 ID registers */
	ret = dac33_hard_power(codec, 1);
	if (ret != 0) {
		dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
		goto err_power;
	}
1394
	ret = dac33_read_id(codec);
1395
	dac33_hard_power(codec, 0);
1396

1397 1398 1399 1400 1401 1402
	if (ret < 0) {
		dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
		ret = -ENODEV;
		goto err_power;
	}

1403 1404 1405
	/* Check if the IRQ number is valid and request it */
	if (dac33->irq >= 0) {
		ret = request_irq(dac33->irq, dac33_interrupt_handler,
Y
Yong Zhang 已提交
1406
				  IRQF_TRIGGER_RISING,
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
				  codec->name, codec);
		if (ret < 0) {
			dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
						dac33->irq, ret);
			dac33->irq = -1;
		}
		if (dac33->irq != -1) {
			/* Setup work queue */
			dac33->dac33_wq =
				create_singlethread_workqueue("tlv320dac33");
			if (dac33->dac33_wq == NULL) {
				free_irq(dac33->irq, codec);
				return -ENOMEM;
			}

			INIT_WORK(&dac33->work, dac33_work);
		}
1424 1425
	}

1426
	/* Only add the FIFO controls, if we have valid IRQ number */
1427
	if (dac33->irq >= 0)
1428
		snd_soc_add_codec_controls(codec, dac33_mode_snd_controls,
1429
				     ARRAY_SIZE(dac33_mode_snd_controls));
1430

1431
err_power:
1432 1433 1434
	return ret;
}

1435
static int dac33_soc_remove(struct snd_soc_codec *codec)
1436
{
1437
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1438 1439 1440

	dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);

1441 1442 1443 1444
	if (dac33->irq >= 0) {
		free_irq(dac33->irq, dac33->codec);
		destroy_workqueue(dac33->dac33_wq);
	}
1445 1446 1447
	return 0;
}

1448 1449 1450 1451
static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
	.read = dac33_read_reg_cache,
	.write = dac33_write_locked,
	.set_bias_level = dac33_set_bias_level,
1452
	.idle_bias_off = true,
1453 1454 1455
	.reg_cache_size = ARRAY_SIZE(dac33_reg),
	.reg_word_size = sizeof(u8),
	.reg_cache_default = dac33_reg,
1456 1457
	.probe = dac33_soc_probe,
	.remove = dac33_soc_remove,
1458 1459 1460 1461 1462 1463 1464

	.controls = dac33_snd_controls,
	.num_controls = ARRAY_SIZE(dac33_snd_controls),
	.dapm_widgets = dac33_dapm_widgets,
	.num_dapm_widgets = ARRAY_SIZE(dac33_dapm_widgets),
	.dapm_routes = audio_map,
	.num_dapm_routes = ARRAY_SIZE(audio_map),
1465 1466 1467 1468
};

#define DAC33_RATES	(SNDRV_PCM_RATE_44100 | \
			 SNDRV_PCM_RATE_48000)
1469
#define DAC33_FORMATS	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
1470

1471
static const struct snd_soc_dai_ops dac33_dai_ops = {
1472
	.startup	= dac33_startup,
1473 1474 1475
	.shutdown	= dac33_shutdown,
	.hw_params	= dac33_hw_params,
	.trigger	= dac33_pcm_trigger,
1476
	.delay		= dac33_dai_delay,
1477 1478 1479 1480
	.set_sysclk	= dac33_set_dai_sysclk,
	.set_fmt	= dac33_set_dai_fmt,
};

1481 1482
static struct snd_soc_dai_driver dac33_dai = {
	.name = "tlv320dac33-hifi",
1483 1484 1485 1486 1487
	.playback = {
		.stream_name = "Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = DAC33_RATES,
M
Mark Brown 已提交
1488
		.formats = DAC33_FORMATS,
1489
		.sig_bits = 24,
M
Mark Brown 已提交
1490
	},
1491 1492 1493
	.ops = &dac33_dai_ops,
};

1494 1495
static int dac33_i2c_probe(struct i2c_client *client,
			   const struct i2c_device_id *id)
1496 1497 1498
{
	struct tlv320dac33_platform_data *pdata;
	struct tlv320dac33_priv *dac33;
1499
	int ret, i;
1500 1501 1502 1503 1504 1505 1506

	if (client->dev.platform_data == NULL) {
		dev_err(&client->dev, "Platform data not set\n");
		return -ENODEV;
	}
	pdata = client->dev.platform_data;

1507 1508
	dac33 = devm_kzalloc(&client->dev, sizeof(struct tlv320dac33_priv),
			     GFP_KERNEL);
1509 1510 1511
	if (dac33 == NULL)
		return -ENOMEM;

1512
	dac33->control_data = client;
1513
	mutex_init(&dac33->mutex);
1514
	spin_lock_init(&dac33->lock);
1515 1516 1517 1518

	i2c_set_clientdata(client, dac33);

	dac33->power_gpio = pdata->power_gpio;
1519
	dac33->burst_bclkdiv = pdata->burst_bclkdiv;
1520
	dac33->keep_bclk = pdata->keep_bclk;
1521 1522 1523
	dac33->mode1_latency = pdata->mode1_latency;
	if (!dac33->mode1_latency)
		dac33->mode1_latency = 10000; /* 10ms */
1524 1525
	dac33->irq = client->irq;
	/* Disable FIFO use by default */
1526
	dac33->fifo_mode = DAC33_FIFO_BYPASS;
1527 1528 1529 1530 1531

	/* Check if the reset GPIO number is valid and request it */
	if (dac33->power_gpio >= 0) {
		ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
		if (ret < 0) {
1532
			dev_err(&client->dev,
1533 1534
				"Failed to request reset GPIO (%d)\n",
				dac33->power_gpio);
1535
			goto err_gpio;
1536 1537 1538 1539
		}
		gpio_direction_output(dac33->power_gpio, 0);
	}

1540 1541 1542
	for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
		dac33->supplies[i].supply = dac33_supply_names[i];

1543
	ret = devm_regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
1544 1545 1546
				 dac33->supplies);

	if (ret != 0) {
1547
		dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
1548 1549 1550
		goto err_get;
	}

1551 1552 1553
	ret = snd_soc_register_codec(&client->dev,
			&soc_codec_dev_tlv320dac33, &dac33_dai, 1);
	if (ret < 0)
1554
		goto err_get;
1555 1556

	return ret;
1557
err_get:
1558 1559
	if (dac33->power_gpio >= 0)
		gpio_free(dac33->power_gpio);
1560
err_gpio:
1561 1562 1563
	return ret;
}

1564
static int dac33_i2c_remove(struct i2c_client *client)
1565
{
1566
	struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
1567 1568

	if (unlikely(dac33->chip_power))
1569
		dac33_hard_power(dac33->codec, 0);
1570 1571 1572 1573

	if (dac33->power_gpio >= 0)
		gpio_free(dac33->power_gpio);

1574
	snd_soc_unregister_codec(&client->dev);
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	return 0;
}

static const struct i2c_device_id tlv320dac33_i2c_id[] = {
	{
		.name = "tlv320dac33",
		.driver_data = 0,
	},
	{ },
};
1585
MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
1586 1587 1588

static struct i2c_driver tlv320dac33_i2c_driver = {
	.driver = {
1589
		.name = "tlv320dac33-codec",
1590 1591 1592
		.owner = THIS_MODULE,
	},
	.probe		= dac33_i2c_probe,
1593
	.remove		= dac33_i2c_remove,
1594 1595 1596
	.id_table	= tlv320dac33_i2c_id,
};

1597
module_i2c_driver(tlv320dac33_i2c_driver);
1598 1599

MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
1600
MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
1601
MODULE_LICENSE("GPL");