tlv320dac33.c 43.9 KB
Newer Older
1 2 3
/*
 * ALSA SoC Texas Instruments TLV320DAC33 codec driver
 *
4
 * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * Copyright:   (C) 2009 Nokia Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
 * 02110-1301 USA
 *
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/pm.h>
#include <linux/i2c.h>
#include <linux/platform_device.h>
#include <linux/interrupt.h>
#include <linux/gpio.h>
33
#include <linux/regulator/consumer.h>
34
#include <linux/slab.h>
35 36 37 38 39 40 41 42 43 44
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/soc.h>
#include <sound/initval.h>
#include <sound/tlv.h>

#include <sound/tlv320dac33-plat.h>
#include "tlv320dac33.h"

45 46 47 48 49 50 51 52 53
/*
 * The internal FIFO is 24576 bytes long
 * It can be configured to hold 16bit or 24bit samples
 * In 16bit configuration the FIFO can hold 6144 stereo samples
 * In 24bit configuration the FIFO can hold 4096 stereo samples
 */
#define DAC33_FIFO_SIZE_16BIT	6144
#define DAC33_FIFO_SIZE_24BIT	4096
#define DAC33_MODE7_MARGIN	10	/* Safety margin for FIFO in Mode7 */
54

55 56
#define BURST_BASEFREQ_HZ	49152000

57 58 59 60
#define SAMPLES_TO_US(rate, samples) \
	(1000000000 / ((rate * 1000) / samples))

#define US_TO_SAMPLES(rate, us) \
61
	(rate / (1000000 / (us < 1000000 ? us : 1000000)))
62

63 64 65
#define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
	((samples * 5000) / ((burstrate * 5000) / (burstrate - playrate)))

66 67
static void dac33_calculate_times(struct snd_pcm_substream *substream);
static int dac33_prepare_chip(struct snd_pcm_substream *substream);
68

69 70 71 72 73 74 75
enum dac33_state {
	DAC33_IDLE = 0,
	DAC33_PREFILL,
	DAC33_PLAYBACK,
	DAC33_FLUSH,
};

76 77 78
enum dac33_fifo_modes {
	DAC33_FIFO_BYPASS = 0,
	DAC33_FIFO_MODE1,
79
	DAC33_FIFO_MODE7,
80 81 82
	DAC33_FIFO_LAST_MODE,
};

83 84 85 86 87 88 89
#define DAC33_NUM_SUPPLIES 3
static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
	"AVDD",
	"DVDD",
	"IOVDD",
};

90 91 92 93
struct tlv320dac33_priv {
	struct mutex mutex;
	struct workqueue_struct *dac33_wq;
	struct work_struct work;
94
	struct snd_soc_codec *codec;
95
	struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
96
	struct snd_pcm_substream *substream;
97 98 99 100 101 102
	int power_gpio;
	int chip_power;
	int irq;
	unsigned int refclk;

	unsigned int alarm_threshold;	/* set to be half of LATENCY_TIME_MS */
103
	enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
104
	unsigned int fifo_size;		/* Size of the FIFO in samples */
105
	unsigned int nsample;		/* burst read amount from host */
106 107
	int mode1_latency;		/* latency caused by the i2c writes in
					 * us */
108
	u8 burst_bclkdiv;		/* BCLK divider value in burst mode */
109
	unsigned int burst_rate;	/* Interface speed in Burst modes */
110

111 112
	int keep_bclk;			/* Keep the BCLK continuously running
					 * in FIFO modes */
113 114 115 116 117 118 119
	spinlock_t lock;
	unsigned long long t_stamp1;	/* Time stamp for FIFO modes to */
	unsigned long long t_stamp2;	/* calculate the FIFO caused delay */

	unsigned int mode1_us_burst;	/* Time to burst read n number of
					 * samples */
	unsigned int mode7_us_to_lthr;	/* Time to reach lthr from uthr */
120

121 122
	unsigned int uthr;

123
	enum dac33_state state;
124 125
	enum snd_soc_control_type control_type;
	void *control_data;
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
};

static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
0x00, 0x00,             /* 0x38 - 0x39 */
/* Registers 0x3a - 0x3f are reserved  */
            0x00, 0x00, /* 0x3a - 0x3b */
0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */

0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
0x00, 0x80,             /* 0x44 - 0x45 */
/* Registers 0x46 - 0x47 are reserved  */
            0x80, 0x80, /* 0x46 - 0x47 */

0x80, 0x00, 0x00,       /* 0x48 - 0x4a */
/* Registers 0x4b - 0x7c are reserved  */
                  0x00, /* 0x4b        */
0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
0x00,                   /* 0x7c        */

      0xda, 0x33, 0x03, /* 0x7d - 0x7f */
};

/* Register read and write */
static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
						unsigned reg)
{
	u8 *cache = codec->reg_cache;
	if (reg >= DAC33_CACHEREGNUM)
		return 0;

	return cache[reg];
}

static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
					 u8 reg, u8 value)
{
	u8 *cache = codec->reg_cache;
	if (reg >= DAC33_CACHEREGNUM)
		return;

	cache[reg] = value;
}

static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
		      u8 *value)
{
197
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
198
	int val, ret = 0;
199 200 201 202 203 204 205 206 207

	*value = reg & 0xff;

	/* If powered off, return the cached value */
	if (dac33->chip_power) {
		val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
		if (val < 0) {
			dev_err(codec->dev, "Read failed (%d)\n", val);
			value[0] = dac33_read_reg_cache(codec, reg);
208
			ret = val;
209 210 211 212 213 214 215 216
		} else {
			value[0] = val;
			dac33_write_reg_cache(codec, reg, val);
		}
	} else {
		value[0] = dac33_read_reg_cache(codec, reg);
	}

217
	return ret;
218 219 220 221 222
}

static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
223
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	u8 data[2];
	int ret = 0;

	/*
	 * data is
	 *   D15..D8 dac33 register offset
	 *   D7...D0 register data
	 */
	data[0] = reg & 0xff;
	data[1] = value & 0xff;

	dac33_write_reg_cache(codec, data[0], data[1]);
	if (dac33->chip_power) {
		ret = codec->hw_write(codec->control_data, data, 2);
		if (ret != 2)
			dev_err(codec->dev, "Write failed (%d)\n", ret);
		else
			ret = 0;
	}

	return ret;
}

static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
250
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
251 252 253 254 255 256 257 258 259 260 261 262 263
	int ret;

	mutex_lock(&dac33->mutex);
	ret = dac33_write(codec, reg, value);
	mutex_unlock(&dac33->mutex);

	return ret;
}

#define DAC33_I2C_ADDR_AUTOINC	0x80
static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
264
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
	u8 data[3];
	int ret = 0;

	/*
	 * data is
	 *   D23..D16 dac33 register offset
	 *   D15..D8  register data MSB
	 *   D7...D0  register data LSB
	 */
	data[0] = reg & 0xff;
	data[1] = (value >> 8) & 0xff;
	data[2] = value & 0xff;

	dac33_write_reg_cache(codec, data[0], data[1]);
	dac33_write_reg_cache(codec, data[0] + 1, data[2]);

	if (dac33->chip_power) {
		/* We need to set autoincrement mode for 16 bit writes */
		data[0] |= DAC33_I2C_ADDR_AUTOINC;
		ret = codec->hw_write(codec->control_data, data, 3);
		if (ret != 3)
			dev_err(codec->dev, "Write failed (%d)\n", ret);
		else
			ret = 0;
	}

	return ret;
}

294
static void dac33_init_chip(struct snd_soc_codec *codec)
295
{
296
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
297

298
	if (unlikely(!dac33->chip_power))
299 300
		return;

301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	/* A : DAC sample rate Fsref/1.5 */
	dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
	/* B : DAC src=normal, not muted */
	dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
					     DAC33_DACSRCL_LEFT);
	/* C : (defaults) */
	dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);

	/* 73 : volume soft stepping control,
	 clock source = internal osc (?) */
	dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);

	/* Restore only selected registers (gains mostly) */
	dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
		    dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
	dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
		    dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));

	dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
		    dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
	dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
		    dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
323 324 325 326

	dac33_write(codec, DAC33_OUT_AMP_CTRL,
		    dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));

327 328 329 330
	dac33_write(codec, DAC33_LDAC_PWR_CTRL,
		    dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
	dac33_write(codec, DAC33_RDAC_PWR_CTRL,
		    dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
331 332
}

333
static inline int dac33_read_id(struct snd_soc_codec *codec)
334
{
335
	int i, ret = 0;
336 337
	u8 reg;

338 339 340 341 342 343 344
	for (i = 0; i < 3; i++) {
		ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
		if (ret < 0)
			break;
	}

	return ret;
345 346 347 348 349 350 351 352 353 354
}

static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
{
	u8 reg;

	reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	if (power)
		reg |= DAC33_PDNALLB;
	else
355 356
		reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
			 DAC33_DACRPDNB | DAC33_DACLPDNB);
357 358 359
	dac33_write(codec, DAC33_PWR_CTRL, reg);
}

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
static inline void dac33_disable_digital(struct snd_soc_codec *codec)
{
	u8 reg;

	/* Stop the DAI clock */
	reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
	reg &= ~DAC33_BCLKON;
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);

	/* Power down the Oscillator, and DACs */
	reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
	dac33_write(codec, DAC33_PWR_CTRL, reg);
}

375
static int dac33_hard_power(struct snd_soc_codec *codec, int power)
376
{
377
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
378
	int ret = 0;
379 380

	mutex_lock(&dac33->mutex);
381 382 383

	/* Safety check */
	if (unlikely(power == dac33->chip_power)) {
384
		dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
385 386 387 388
			power ? "ON" : "OFF");
		goto exit;
	}

389
	if (power) {
390 391 392 393 394 395
		ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
					  dac33->supplies);
		if (ret != 0) {
			dev_err(codec->dev,
				"Failed to enable supplies: %d\n", ret);
				goto exit;
396
		}
397 398 399 400 401

		if (dac33->power_gpio >= 0)
			gpio_set_value(dac33->power_gpio, 1);

		dac33->chip_power = 1;
402 403
	} else {
		dac33_soft_power(codec, 0);
404
		if (dac33->power_gpio >= 0)
405
			gpio_set_value(dac33->power_gpio, 0);
406 407 408 409 410 411 412

		ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
					     dac33->supplies);
		if (ret != 0) {
			dev_err(codec->dev,
				"Failed to disable supplies: %d\n", ret);
			goto exit;
413
		}
414 415

		dac33->chip_power = 0;
416 417
	}

418 419 420
exit:
	mutex_unlock(&dac33->mutex);
	return ret;
421 422
}

423
static int dac33_playback_event(struct snd_soc_dapm_widget *w,
424 425 426 427 428 429 430 431 432 433 434
		struct snd_kcontrol *kcontrol, int event)
{
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);

	switch (event) {
	case SND_SOC_DAPM_PRE_PMU:
		if (likely(dac33->substream)) {
			dac33_calculate_times(dac33->substream);
			dac33_prepare_chip(dac33->substream);
		}
		break;
435 436 437
	case SND_SOC_DAPM_POST_PMD:
		dac33_disable_digital(w->codec);
		break;
438 439 440 441
	}
	return 0;
}

442
static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
443 444 445
			 struct snd_ctl_elem_value *ucontrol)
{
	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
446
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
447

448
	ucontrol->value.integer.value[0] = dac33->fifo_mode;
449 450 451 452

	return 0;
}

453
static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
454 455 456
			 struct snd_ctl_elem_value *ucontrol)
{
	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
457
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
458 459
	int ret = 0;

460
	if (dac33->fifo_mode == ucontrol->value.integer.value[0])
461 462 463 464 465 466
		return 0;
	/* Do not allow changes while stream is running*/
	if (codec->active)
		return -EPERM;

	if (ucontrol->value.integer.value[0] < 0 ||
467
	    ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
468 469
		ret = -EINVAL;
	else
470
		dac33->fifo_mode = ucontrol->value.integer.value[0];
471 472 473 474

	return ret;
}

475 476
/* Codec operation modes */
static const char *dac33_fifo_mode_texts[] = {
477
	"Bypass", "Mode 1", "Mode 7"
478 479 480 481 482 483
};

static const struct soc_enum dac33_fifo_mode_enum =
	SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
			    dac33_fifo_mode_texts);

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
/* L/R Line Output Gain */
static const char *lr_lineout_gain_texts[] = {
	"Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
	"Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
};

static const struct soc_enum l_lineout_gain_enum =
	SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
			ARRAY_SIZE(lr_lineout_gain_texts),
			lr_lineout_gain_texts);

static const struct soc_enum r_lineout_gain_enum =
	SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
			ARRAY_SIZE(lr_lineout_gain_texts),
			lr_lineout_gain_texts);

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
/*
 * DACL/R digital volume control:
 * from 0 dB to -63.5 in 0.5 dB steps
 * Need to be inverted later on:
 * 0x00 == 0 dB
 * 0x7f == -63.5 dB
 */
static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);

static const struct snd_kcontrol_new dac33_snd_controls[] = {
	SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
		DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
		0, 0x7f, 1, dac_digivol_tlv),
	SOC_DOUBLE_R("DAC Digital Playback Switch",
		 DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
	SOC_DOUBLE_R("Line to Line Out Volume",
		 DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
517 518
	SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
	SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
519 520
};

521 522 523 524 525
static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
	SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
		 dac33_get_fifo_mode, dac33_set_fifo_mode),
};

526 527 528 529 530 531 532
/* Analog bypass */
static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
	SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);

static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
	SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551
/* LOP L/R invert selection */
static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};

static const struct soc_enum dac33_left_lom_enum =
	SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
			ARRAY_SIZE(dac33_lr_lom_texts),
			dac33_lr_lom_texts);

static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
SOC_DAPM_ENUM("Route", dac33_left_lom_enum);

static const struct soc_enum dac33_right_lom_enum =
	SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
			ARRAY_SIZE(dac33_lr_lom_texts),
			dac33_lr_lom_texts);

static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
SOC_DAPM_ENUM("Route", dac33_right_lom_enum);

552 553 554 555 556 557 558
static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
	SND_SOC_DAPM_OUTPUT("LEFT_LO"),
	SND_SOC_DAPM_OUTPUT("RIGHT_LO"),

	SND_SOC_DAPM_INPUT("LINEL"),
	SND_SOC_DAPM_INPUT("LINER"),

559 560
	SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
	SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
561 562 563 564 565 566 567

	/* Analog bypass */
	SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
				&dac33_dapm_abypassl_control),
	SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
				&dac33_dapm_abypassr_control),

568 569 570 571 572 573 574 575 576 577 578 579
	SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
		&dac33_dapm_left_lom_control),
	SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
		&dac33_dapm_right_lom_control),
	/*
	 * For DAPM path, when only the anlog bypass path is enabled, and the
	 * LOP inverted from the corresponding DAC side.
	 * This is needed, so we can attach the DAC power supply in this case.
	 */
	SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
	SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),

580
	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
581
			 DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
582
	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
583
			 DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
584

585 586 587 588 589
	SND_SOC_DAPM_SUPPLY("Left DAC Power",
			    DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
	SND_SOC_DAPM_SUPPLY("Right DAC Power",
			    DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),

590 591 592
	SND_SOC_DAPM_SUPPLY("Codec Power",
			    DAC33_PWR_CTRL, 4, 0, NULL, 0),

593 594
	SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
	SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
595 596 597 598 599 600 601
};

static const struct snd_soc_dapm_route audio_map[] = {
	/* Analog bypass */
	{"Analog Left Bypass", "Switch", "LINEL"},
	{"Analog Right Bypass", "Switch", "LINER"},

602 603
	{"Output Left Amplifier", NULL, "DACL"},
	{"Output Right Amplifier", NULL, "DACR"},
604

605 606 607 608 609 610 611 612 613 614 615 616 617
	{"Left Bypass PGA", NULL, "Analog Left Bypass"},
	{"Right Bypass PGA", NULL, "Analog Right Bypass"},

	{"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
	{"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
	{"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
	{"Right LOM Inverted From", "LOP", "Analog Right Bypass"},

	{"Output Left Amplifier", NULL, "Left LOM Inverted From"},
	{"Output Right Amplifier", NULL, "Right LOM Inverted From"},

	{"DACL", NULL, "Left DAC Power"},
	{"DACR", NULL, "Right DAC Power"},
618

619 620
	{"Left Bypass PGA", NULL, "Left DAC Power"},
	{"Right Bypass PGA", NULL, "Right DAC Power"},
621

622
	/* output */
623 624
	{"LEFT_LO", NULL, "Output Left Amplifier"},
	{"RIGHT_LO", NULL, "Output Right Amplifier"},
625 626 627

	{"LEFT_LO", NULL, "Codec Power"},
	{"RIGHT_LO", NULL, "Codec Power"},
628 629 630 631
};

static int dac33_add_widgets(struct snd_soc_codec *codec)
{
L
Liam Girdwood 已提交
632
	struct snd_soc_dapm_context *dapm = &codec->dapm;
633

L
Liam Girdwood 已提交
634 635
	snd_soc_dapm_new_controls(dapm, dac33_dapm_widgets,
				  ARRAY_SIZE(dac33_dapm_widgets));
636
	/* set up audio path interconnects */
L
Liam Girdwood 已提交
637
	snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
638 639 640 641 642 643 644

	return 0;
}

static int dac33_set_bias_level(struct snd_soc_codec *codec,
				enum snd_soc_bias_level level)
{
645 646
	int ret;

647 648 649 650 651 652
	switch (level) {
	case SND_SOC_BIAS_ON:
		break;
	case SND_SOC_BIAS_PREPARE:
		break;
	case SND_SOC_BIAS_STANDBY:
L
Liam Girdwood 已提交
653
		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
654
			/* Coming from OFF, switch on the codec */
655 656 657 658
			ret = dac33_hard_power(codec, 1);
			if (ret != 0)
				return ret;

659 660
			dac33_init_chip(codec);
		}
661 662
		break;
	case SND_SOC_BIAS_OFF:
663
		/* Do not power off, when the codec is already off */
L
Liam Girdwood 已提交
664
		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
665
			return 0;
666 667 668
		ret = dac33_hard_power(codec, 0);
		if (ret != 0)
			return ret;
669 670
		break;
	}
L
Liam Girdwood 已提交
671
	codec->dapm.bias_level = level;
672 673 674 675

	return 0;
}

676 677
static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
{
678
	struct snd_soc_codec *codec = dac33->codec;
679
	unsigned int delay;
680
	unsigned long flags;
681 682 683 684

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		dac33_write16(codec, DAC33_NSAMPLE_MSB,
685
			DAC33_THRREG(dac33->nsample));
686 687

		/* Take the timestamps */
688
		spin_lock_irqsave(&dac33->lock, flags);
689 690
		dac33->t_stamp2 = ktime_to_us(ktime_get());
		dac33->t_stamp1 = dac33->t_stamp2;
691
		spin_unlock_irqrestore(&dac33->lock, flags);
692

693 694
		dac33_write16(codec, DAC33_PREFILL_MSB,
				DAC33_THRREG(dac33->alarm_threshold));
695
		/* Enable Alarm Threshold IRQ with a delay */
696 697 698
		delay = SAMPLES_TO_US(dac33->burst_rate,
				     dac33->alarm_threshold) + 1000;
		usleep_range(delay, delay + 500);
699
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
700
		break;
701
	case DAC33_FIFO_MODE7:
702
		/* Take the timestamp */
703
		spin_lock_irqsave(&dac33->lock, flags);
704 705 706
		dac33->t_stamp1 = ktime_to_us(ktime_get());
		/* Move back the timestamp with drain time */
		dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
707
		spin_unlock_irqrestore(&dac33->lock, flags);
708

709
		dac33_write16(codec, DAC33_PREFILL_MSB,
710
				DAC33_THRREG(DAC33_MODE7_MARGIN));
711 712 713

		/* Enable Upper Threshold IRQ */
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
714
		break;
715 716 717 718 719 720 721 722 723
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
}

static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
{
724
	struct snd_soc_codec *codec = dac33->codec;
725
	unsigned long flags;
726 727 728

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
729
		/* Take the timestamp */
730
		spin_lock_irqsave(&dac33->lock, flags);
731
		dac33->t_stamp2 = ktime_to_us(ktime_get());
732
		spin_unlock_irqrestore(&dac33->lock, flags);
733

734 735 736
		dac33_write16(codec, DAC33_NSAMPLE_MSB,
				DAC33_THRREG(dac33->nsample));
		break;
737 738 739
	case DAC33_FIFO_MODE7:
		/* At the moment we are not using interrupts in mode7 */
		break;
740 741 742 743 744 745 746
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
}

747 748 749 750 751 752 753
static void dac33_work(struct work_struct *work)
{
	struct snd_soc_codec *codec;
	struct tlv320dac33_priv *dac33;
	u8 reg;

	dac33 = container_of(work, struct tlv320dac33_priv, work);
754
	codec = dac33->codec;
755 756 757 758 759

	mutex_lock(&dac33->mutex);
	switch (dac33->state) {
	case DAC33_PREFILL:
		dac33->state = DAC33_PLAYBACK;
760
		dac33_prefill_handler(dac33);
761 762
		break;
	case DAC33_PLAYBACK:
763
		dac33_playback_handler(dac33);
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
		break;
	case DAC33_IDLE:
		break;
	case DAC33_FLUSH:
		dac33->state = DAC33_IDLE;
		/* Mask all interrupts from dac33 */
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);

		/* flush fifo */
		reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
		reg |= DAC33_FIFOFLUSH;
		dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
		break;
	}
	mutex_unlock(&dac33->mutex);
}

static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
{
	struct snd_soc_codec *codec = dev;
784
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
785
	unsigned long flags;
786

787
	spin_lock_irqsave(&dac33->lock, flags);
788
	dac33->t_stamp1 = ktime_to_us(ktime_get());
789
	spin_unlock_irqrestore(&dac33->lock, flags);
790

791 792 793
	/* Do not schedule the workqueue in Mode7 */
	if (dac33->fifo_mode != DAC33_FIFO_MODE7)
		queue_work(dac33->dac33_wq, &dac33->work);
794 795 796 797 798 799

	return IRQ_HANDLED;
}

static void dac33_oscwait(struct snd_soc_codec *codec)
{
800
	int timeout = 60;
801 802 803
	u8 reg;

	do {
804
		usleep_range(1000, 2000);
805 806 807 808 809 810 811
		dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
	} while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
	if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
		dev_err(codec->dev,
			"internal oscillator calibration failed\n");
}

812 813 814 815
static int dac33_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
816
	struct snd_soc_codec *codec = rtd->codec;
817 818 819 820 821
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);

	/* Stream started, save the substream pointer */
	dac33->substream = substream;

822 823
	snd_pcm_hw_constraint_msbits(substream->runtime, 0, 32, 24);

824 825 826 827 828 829 830
	return 0;
}

static void dac33_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
831
	struct snd_soc_codec *codec = rtd->codec;
832 833 834 835 836
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);

	dac33->substream = NULL;
}

837 838
#define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
	(BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
839 840 841 842 843
static int dac33_hw_params(struct snd_pcm_substream *substream,
			   struct snd_pcm_hw_params *params,
			   struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
844
	struct snd_soc_codec *codec = rtd->codec;
845
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
846 847 848 849 850 851 852 853 854 855 856 857 858 859

	/* Check parameters for validity */
	switch (params_rate(params)) {
	case 44100:
	case 48000:
		break;
	default:
		dev_err(codec->dev, "unsupported rate %d\n",
			params_rate(params));
		return -EINVAL;
	}

	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_S16_LE:
860 861
		dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
862
		break;
863 864 865 866
	case SNDRV_PCM_FORMAT_S32_LE:
		dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
		break;
867 868 869 870 871 872 873 874 875 876
	default:
		dev_err(codec->dev, "unsupported format %d\n",
			params_format(params));
		return -EINVAL;
	}

	return 0;
}

#define CALC_OSCSET(rate, refclk) ( \
877
	((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
878 879 880 881 882 883 884 885 886 887 888
#define CALC_RATIOSET(rate, refclk) ( \
	((((refclk  * 100000) / rate) * 16384) + 50000) / 100000)

/*
 * tlv320dac33 is strict on the sequence of the register writes, if the register
 * writes happens in different order, than dac33 might end up in unknown state.
 * Use the known, working sequence of register writes to initialize the dac33.
 */
static int dac33_prepare_chip(struct snd_pcm_substream *substream)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
889
	struct snd_soc_codec *codec = rtd->codec;
890
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
891
	unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
892
	u8 aictrl_a, aictrl_b, fifoctrl_a;
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909

	switch (substream->runtime->rate) {
	case 44100:
	case 48000:
		oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
		ratioset = CALC_RATIOSET(substream->runtime->rate,
					 dac33->refclk);
		break;
	default:
		dev_err(codec->dev, "unsupported rate %d\n",
			substream->runtime->rate);
		return -EINVAL;
	}


	aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
	aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
910
	/* Read FIFO control A, and clear FIFO flush bit */
911
	fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
912 913
	fifoctrl_a &= ~DAC33_FIFOFLUSH;

914 915 916 917 918 919
	fifoctrl_a &= ~DAC33_WIDTH;
	switch (substream->runtime->format) {
	case SNDRV_PCM_FORMAT_S16_LE:
		aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
		fifoctrl_a |= DAC33_WIDTH;
		break;
920 921 922
	case SNDRV_PCM_FORMAT_S32_LE:
		aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
		break;
923 924 925 926 927 928 929
	default:
		dev_err(codec->dev, "unsupported format %d\n",
			substream->runtime->format);
		return -EINVAL;
	}

	mutex_lock(&dac33->mutex);
930 931 932 933 934 935 936 937 938 939

	if (!dac33->chip_power) {
		/*
		 * Chip is not powered yet.
		 * Do the init in the dac33_set_bias_level later.
		 */
		mutex_unlock(&dac33->mutex);
		return 0;
	}

940
	dac33_soft_power(codec, 0);
941 942 943 944 945 946 947 948
	dac33_soft_power(codec, 1);

	reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
	dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);

	/* Write registers 0x08 and 0x09 (MSB, LSB) */
	dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);

949 950
	/* OSC calibration time */
	dac33_write(codec, DAC33_CALIB_TIME, 96);
951 952 953 954 955 956 957 958 959 960 961 962 963 964

	/* adjustment treshold & step */
	dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
						 DAC33_ADJSTEP(1));

	/* div=4 / gain=1 / div */
	dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));

	pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
	dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);

	dac33_oscwait(codec);

965
	if (dac33->fifo_mode) {
966
		/* Generic for all FIFO modes */
967
		/* 50-51 : ASRC Control registers */
968
		dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
969 970 971 972 973 974 975 976
		dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */

		/* Write registers 0x34 and 0x35 (MSB, LSB) */
		dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);

		/* Set interrupts to high active */
		dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
	} else {
977
		/* FIFO bypass mode */
978 979 980 981 982
		/* 50-51 : ASRC Control registers */
		dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
		dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
	}

983 984 985 986 987 988
	/* Interrupt behaviour configuration */
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
			    DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
		break;
989
	case DAC33_FIFO_MODE7:
990 991
		dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
			DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
992
		break;
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
	default:
		/* in FIFO bypass mode, the interrupts are not used */
		break;
	}

	aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		/*
		 * For mode1:
		 * Disable the FIFO bypass (Enable the use of FIFO)
		 * Select nSample mode
		 * BCLK is only running when data is needed by DAC33
		 */
1008
		fifoctrl_a &= ~DAC33_FBYPAS;
1009
		fifoctrl_a &= ~DAC33_FAUTO;
1010 1011 1012 1013
		if (dac33->keep_bclk)
			aictrl_b |= DAC33_BCLKON;
		else
			aictrl_b &= ~DAC33_BCLKON;
1014
		break;
1015 1016 1017 1018 1019 1020 1021 1022 1023
	case DAC33_FIFO_MODE7:
		/*
		 * For mode1:
		 * Disable the FIFO bypass (Enable the use of FIFO)
		 * Select Threshold mode
		 * BCLK is only running when data is needed by DAC33
		 */
		fifoctrl_a &= ~DAC33_FBYPAS;
		fifoctrl_a |= DAC33_FAUTO;
1024 1025 1026 1027
		if (dac33->keep_bclk)
			aictrl_b |= DAC33_BCLKON;
		else
			aictrl_b &= ~DAC33_BCLKON;
1028
		break;
1029 1030 1031 1032
	default:
		/*
		 * For FIFO bypass mode:
		 * Enable the FIFO bypass (Disable the FIFO use)
L
Lucas De Marchi 已提交
1033
		 * Set the BCLK as continuous
1034
		 */
1035
		fifoctrl_a |= DAC33_FBYPAS;
1036 1037 1038
		aictrl_b |= DAC33_BCLKON;
		break;
	}
1039

1040
	dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
1041
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
1042
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
1043

1044 1045 1046 1047 1048 1049 1050 1051 1052
	/*
	 * BCLK divide ratio
	 * 0: 1.5
	 * 1: 1
	 * 2: 2
	 * ...
	 * 254: 254
	 * 255: 255
	 */
1053
	if (dac33->fifo_mode)
1054 1055
		dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
							dac33->burst_bclkdiv);
1056
	else
1057 1058 1059 1060
		if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
			dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
		else
			dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
1061

1062 1063
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
1064 1065
		dac33_write16(codec, DAC33_ATHR_MSB,
			      DAC33_THRREG(dac33->alarm_threshold));
1066
		break;
1067 1068 1069 1070 1071
	case DAC33_FIFO_MODE7:
		/*
		 * Configure the threshold levels, and leave 10 sample space
		 * at the bottom, and also at the top of the FIFO
		 */
1072
		dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
1073 1074
		dac33_write16(codec, DAC33_LTHR_MSB,
			      DAC33_THRREG(DAC33_MODE7_MARGIN));
1075
		break;
1076 1077
	default:
		break;
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
	}

	mutex_unlock(&dac33->mutex);

	return 0;
}

static void dac33_calculate_times(struct snd_pcm_substream *substream)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1088
	struct snd_soc_codec *codec = rtd->codec;
1089
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1090 1091
	unsigned int period_size = substream->runtime->period_size;
	unsigned int rate = substream->runtime->rate;
1092 1093
	unsigned int nsample_limit;

1094 1095 1096 1097
	/* In bypass mode we don't need to calculate */
	if (!dac33->fifo_mode)
		return;

1098 1099
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
1100 1101 1102
		/* Number of samples under i2c latency */
		dac33->alarm_threshold = US_TO_SAMPLES(rate,
						dac33->mode1_latency);
1103
		nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
1104

1105
		if (period_size <= dac33->alarm_threshold)
1106
			/*
1107 1108
			 * Configure nSamaple to number of periods,
			 * which covers the latency requironment.
1109
			 */
1110 1111 1112 1113 1114 1115 1116 1117
			dac33->nsample = period_size *
				((dac33->alarm_threshold / period_size) +
				(dac33->alarm_threshold % period_size ?
				1 : 0));
		else if (period_size > nsample_limit)
			dac33->nsample = nsample_limit;
		else
			dac33->nsample = period_size;
1118

1119 1120 1121 1122 1123 1124
		dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
						      dac33->nsample);
		dac33->t_stamp1 = 0;
		dac33->t_stamp2 = 0;
		break;
	case DAC33_FIFO_MODE7:
1125 1126
		dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
						    dac33->burst_rate) + 9;
1127 1128 1129 1130
		if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
			dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
		if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
			dac33->uthr = (DAC33_MODE7_MARGIN + 10);
1131

1132
		dac33->mode7_us_to_lthr =
1133
				SAMPLES_TO_US(substream->runtime->rate,
1134
					dac33->uthr - DAC33_MODE7_MARGIN + 1);
1135 1136 1137 1138 1139
		dac33->t_stamp1 = 0;
		break;
	default:
		break;
	}
1140 1141 1142 1143 1144 1145 1146

}

static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
			     struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1147
	struct snd_soc_codec *codec = rtd->codec;
1148
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1149 1150 1151 1152 1153 1154
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_RESUME:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1155
		if (dac33->fifo_mode) {
1156 1157 1158 1159 1160 1161 1162
			dac33->state = DAC33_PREFILL;
			queue_work(dac33->dac33_wq, &dac33->work);
		}
		break;
	case SNDRV_PCM_TRIGGER_STOP:
	case SNDRV_PCM_TRIGGER_SUSPEND:
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1163
		if (dac33->fifo_mode) {
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
			dac33->state = DAC33_FLUSH;
			queue_work(dac33->dac33_wq, &dac33->work);
		}
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

1175 1176 1177 1178 1179
static snd_pcm_sframes_t dac33_dai_delay(
			struct snd_pcm_substream *substream,
			struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1180
	struct snd_soc_codec *codec = rtd->codec;
1181 1182
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
	unsigned long long t0, t1, t_now;
1183
	unsigned int time_delta, uthr;
1184 1185
	int samples_out, samples_in, samples;
	snd_pcm_sframes_t delay = 0;
1186
	unsigned long flags;
1187 1188 1189 1190 1191

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_BYPASS:
		break;
	case DAC33_FIFO_MODE1:
1192
		spin_lock_irqsave(&dac33->lock, flags);
1193 1194
		t0 = dac33->t_stamp1;
		t1 = dac33->t_stamp2;
1195
		spin_unlock_irqrestore(&dac33->lock, flags);
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		t_now = ktime_to_us(ktime_get());

		/* We have not started to fill the FIFO yet, delay is 0 */
		if (!t1)
			goto out;

		if (t0 > t1) {
			/*
			 * Phase 1:
			 * After Alarm threshold, and before nSample write
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			if (likely(dac33->alarm_threshold > samples_out))
				delay = dac33->alarm_threshold - samples_out;
			else
				delay = 0;
		} else if ((t_now - t1) <= dac33->mode1_us_burst) {
			/*
			 * Phase 2:
			 * After nSample write (during burst operation)
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			time_delta = t_now - t1;
			samples_in = time_delta ? US_TO_SAMPLES(
						dac33->burst_rate,
						time_delta) : 0;

			samples = dac33->alarm_threshold;
			samples += (samples_in - samples_out);

			if (likely(samples > 0))
				delay = samples;
			else
				delay = 0;
		} else {
			/*
			 * Phase 3:
			 * After burst operation, before next alarm threshold
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			samples_in = dac33->nsample;
			samples = dac33->alarm_threshold;
			samples += (samples_in - samples_out);

			if (likely(samples > 0))
1253 1254
				delay = samples > dac33->fifo_size ?
					dac33->fifo_size : samples;
1255 1256 1257 1258 1259
			else
				delay = 0;
		}
		break;
	case DAC33_FIFO_MODE7:
1260
		spin_lock_irqsave(&dac33->lock, flags);
1261
		t0 = dac33->t_stamp1;
1262
		uthr = dac33->uthr;
1263
		spin_unlock_irqrestore(&dac33->lock, flags);
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
		t_now = ktime_to_us(ktime_get());

		/* We have not started to fill the FIFO yet, delay is 0 */
		if (!t0)
			goto out;

		if (t_now <= t0) {
			/*
			 * Either the timestamps are messed or equal. Report
			 * maximum delay
			 */
1275
			delay = uthr;
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
			goto out;
		}

		time_delta = t_now - t0;
		if (time_delta <= dac33->mode7_us_to_lthr) {
			/*
			* Phase 1:
			* After burst (draining phase)
			*/
			samples_out = US_TO_SAMPLES(
					substream->runtime->rate,
					time_delta);

1289 1290
			if (likely(uthr > samples_out))
				delay = uthr - samples_out;
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
			else
				delay = 0;
		} else {
			/*
			* Phase 2:
			* During burst operation
			*/
			time_delta = time_delta - dac33->mode7_us_to_lthr;

			samples_out = US_TO_SAMPLES(
					substream->runtime->rate,
					time_delta);
			samples_in = US_TO_SAMPLES(
					dac33->burst_rate,
					time_delta);
1306
			delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
1307

1308 1309
			if (unlikely(delay > uthr))
				delay = uthr;
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
		}
		break;
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
out:
	return delay;
}

1321 1322 1323 1324
static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
		int clk_id, unsigned int freq, int dir)
{
	struct snd_soc_codec *codec = codec_dai->codec;
1325
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	u8 ioc_reg, asrcb_reg;

	ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
	asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
	switch (clk_id) {
	case TLV320DAC33_MCLK:
		ioc_reg |= DAC33_REFSEL;
		asrcb_reg |= DAC33_SRCREFSEL;
		break;
	case TLV320DAC33_SLEEPCLK:
		ioc_reg &= ~DAC33_REFSEL;
		asrcb_reg &= ~DAC33_SRCREFSEL;
		break;
	default:
		dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
		break;
	}
	dac33->refclk = freq;

	dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
	dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);

	return 0;
}

static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
			     unsigned int fmt)
{
	struct snd_soc_codec *codec = codec_dai->codec;
1355
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
	u8 aictrl_a, aictrl_b;

	aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
	aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
		/* Codec Master */
		aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		/* Codec Slave */
1368 1369 1370 1371 1372
		if (dac33->fifo_mode) {
			dev_err(codec->dev, "FIFO mode requires master mode\n");
			return -EINVAL;
		} else
			aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
		break;
	default:
		return -EINVAL;
	}

	aictrl_a &= ~DAC33_AFMT_MASK;
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		aictrl_a |= DAC33_AFMT_I2S;
		break;
	case SND_SOC_DAIFMT_DSP_A:
		aictrl_a |= DAC33_AFMT_DSP;
		aictrl_b &= ~DAC33_DATA_DELAY_MASK;
1386
		aictrl_b |= DAC33_DATA_DELAY(0);
1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
		break;
	case SND_SOC_DAIFMT_RIGHT_J:
		aictrl_a |= DAC33_AFMT_RIGHT_J;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		aictrl_a |= DAC33_AFMT_LEFT_J;
		break;
	default:
		dev_err(codec->dev, "Unsupported format (%u)\n",
			fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		return -EINVAL;
	}

	dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
	dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);

	return 0;
}

1406
static int dac33_soc_probe(struct snd_soc_codec *codec)
1407
{
1408
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1409 1410
	int ret = 0;

1411 1412
	codec->control_data = dac33->control_data;
	codec->hw_write = (hw_write_t) i2c_master_send;
L
Liam Girdwood 已提交
1413
	codec->dapm.idle_bias_off = 1;
1414
	dac33->codec = codec;
1415

1416 1417 1418 1419 1420 1421
	/* Read the tlv320dac33 ID registers */
	ret = dac33_hard_power(codec, 1);
	if (ret != 0) {
		dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
		goto err_power;
	}
1422
	ret = dac33_read_id(codec);
1423
	dac33_hard_power(codec, 0);
1424

1425 1426 1427 1428 1429 1430
	if (ret < 0) {
		dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
		ret = -ENODEV;
		goto err_power;
	}

1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
	/* Check if the IRQ number is valid and request it */
	if (dac33->irq >= 0) {
		ret = request_irq(dac33->irq, dac33_interrupt_handler,
				  IRQF_TRIGGER_RISING | IRQF_DISABLED,
				  codec->name, codec);
		if (ret < 0) {
			dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
						dac33->irq, ret);
			dac33->irq = -1;
		}
		if (dac33->irq != -1) {
			/* Setup work queue */
			dac33->dac33_wq =
				create_singlethread_workqueue("tlv320dac33");
			if (dac33->dac33_wq == NULL) {
				free_irq(dac33->irq, codec);
				return -ENOMEM;
			}

			INIT_WORK(&dac33->work, dac33_work);
		}
1452 1453 1454 1455
	}

	snd_soc_add_controls(codec, dac33_snd_controls,
			     ARRAY_SIZE(dac33_snd_controls));
1456
	/* Only add the FIFO controls, if we have valid IRQ number */
1457
	if (dac33->irq >= 0)
1458 1459
		snd_soc_add_controls(codec, dac33_mode_snd_controls,
				     ARRAY_SIZE(dac33_mode_snd_controls));
1460

1461 1462
	dac33_add_widgets(codec);

1463
err_power:
1464 1465 1466
	return ret;
}

1467
static int dac33_soc_remove(struct snd_soc_codec *codec)
1468
{
1469
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1470 1471 1472

	dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);

1473 1474 1475 1476
	if (dac33->irq >= 0) {
		free_irq(dac33->irq, dac33->codec);
		destroy_workqueue(dac33->dac33_wq);
	}
1477 1478 1479
	return 0;
}

1480
static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
1481 1482 1483 1484 1485 1486
{
	dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);

	return 0;
}

1487
static int dac33_soc_resume(struct snd_soc_codec *codec)
1488 1489 1490 1491 1492 1493
{
	dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);

	return 0;
}

1494 1495 1496 1497 1498 1499 1500
static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
	.read = dac33_read_reg_cache,
	.write = dac33_write_locked,
	.set_bias_level = dac33_set_bias_level,
	.reg_cache_size = ARRAY_SIZE(dac33_reg),
	.reg_word_size = sizeof(u8),
	.reg_cache_default = dac33_reg,
1501 1502 1503 1504 1505 1506 1507 1508
	.probe = dac33_soc_probe,
	.remove = dac33_soc_remove,
	.suspend = dac33_soc_suspend,
	.resume = dac33_soc_resume,
};

#define DAC33_RATES	(SNDRV_PCM_RATE_44100 | \
			 SNDRV_PCM_RATE_48000)
1509
#define DAC33_FORMATS	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
1510 1511

static struct snd_soc_dai_ops dac33_dai_ops = {
1512
	.startup	= dac33_startup,
1513 1514 1515
	.shutdown	= dac33_shutdown,
	.hw_params	= dac33_hw_params,
	.trigger	= dac33_pcm_trigger,
1516
	.delay		= dac33_dai_delay,
1517 1518 1519 1520
	.set_sysclk	= dac33_set_dai_sysclk,
	.set_fmt	= dac33_set_dai_fmt,
};

1521 1522
static struct snd_soc_dai_driver dac33_dai = {
	.name = "tlv320dac33-hifi",
1523 1524 1525 1526 1527 1528 1529 1530 1531
	.playback = {
		.stream_name = "Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = DAC33_RATES,
		.formats = DAC33_FORMATS,},
	.ops = &dac33_dai_ops,
};

1532 1533
static int __devinit dac33_i2c_probe(struct i2c_client *client,
				     const struct i2c_device_id *id)
1534 1535 1536
{
	struct tlv320dac33_platform_data *pdata;
	struct tlv320dac33_priv *dac33;
1537
	int ret, i;
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548

	if (client->dev.platform_data == NULL) {
		dev_err(&client->dev, "Platform data not set\n");
		return -ENODEV;
	}
	pdata = client->dev.platform_data;

	dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
	if (dac33 == NULL)
		return -ENOMEM;

1549
	dac33->control_data = client;
1550
	mutex_init(&dac33->mutex);
1551
	spin_lock_init(&dac33->lock);
1552 1553 1554 1555

	i2c_set_clientdata(client, dac33);

	dac33->power_gpio = pdata->power_gpio;
1556
	dac33->burst_bclkdiv = pdata->burst_bclkdiv;
1557
	dac33->keep_bclk = pdata->keep_bclk;
1558 1559 1560
	dac33->mode1_latency = pdata->mode1_latency;
	if (!dac33->mode1_latency)
		dac33->mode1_latency = 10000; /* 10ms */
1561 1562
	dac33->irq = client->irq;
	/* Disable FIFO use by default */
1563
	dac33->fifo_mode = DAC33_FIFO_BYPASS;
1564 1565 1566 1567 1568

	/* Check if the reset GPIO number is valid and request it */
	if (dac33->power_gpio >= 0) {
		ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
		if (ret < 0) {
1569
			dev_err(&client->dev,
1570 1571
				"Failed to request reset GPIO (%d)\n",
				dac33->power_gpio);
1572
			goto err_gpio;
1573 1574 1575 1576
		}
		gpio_direction_output(dac33->power_gpio, 0);
	}

1577 1578 1579
	for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
		dac33->supplies[i].supply = dac33_supply_names[i];

1580
	ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
1581 1582 1583
				 dac33->supplies);

	if (ret != 0) {
1584
		dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
1585 1586 1587
		goto err_get;
	}

1588 1589 1590 1591
	ret = snd_soc_register_codec(&client->dev,
			&soc_codec_dev_tlv320dac33, &dac33_dai, 1);
	if (ret < 0)
		goto err_register;
1592 1593

	return ret;
1594
err_register:
1595 1596
	regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
err_get:
1597 1598
	if (dac33->power_gpio >= 0)
		gpio_free(dac33->power_gpio);
1599
err_gpio:
1600 1601 1602 1603
	kfree(dac33);
	return ret;
}

1604
static int __devexit dac33_i2c_remove(struct i2c_client *client)
1605
{
1606
	struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
1607 1608

	if (unlikely(dac33->chip_power))
1609
		dac33_hard_power(dac33->codec, 0);
1610 1611 1612 1613

	if (dac33->power_gpio >= 0)
		gpio_free(dac33->power_gpio);

1614 1615
	regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);

1616
	snd_soc_unregister_codec(&client->dev);
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	kfree(dac33);

	return 0;
}

static const struct i2c_device_id tlv320dac33_i2c_id[] = {
	{
		.name = "tlv320dac33",
		.driver_data = 0,
	},
	{ },
};
1629
MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
1630 1631 1632

static struct i2c_driver tlv320dac33_i2c_driver = {
	.driver = {
1633
		.name = "tlv320dac33-codec",
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
		.owner = THIS_MODULE,
	},
	.probe		= dac33_i2c_probe,
	.remove		= __devexit_p(dac33_i2c_remove),
	.id_table	= tlv320dac33_i2c_id,
};

static int __init dac33_module_init(void)
{
	int r;
	r = i2c_add_driver(&tlv320dac33_i2c_driver);
	if (r < 0) {
		printk(KERN_ERR "DAC33: driver registration failed\n");
		return r;
	}
	return 0;
}
module_init(dac33_module_init);

static void __exit dac33_module_exit(void)
{
	i2c_del_driver(&tlv320dac33_i2c_driver);
}
module_exit(dac33_module_exit);


MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
1661
MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
1662
MODULE_LICENSE("GPL");