nv84_fence.c 6.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <core/object.h>
26
#include <core/client.h>
27 28
#include <core/class.h>

29
#include <engine/fifo.h>
30 31 32

#include "nouveau_drm.h"
#include "nouveau_dma.h"
33 34
#include "nouveau_fence.h"

35 36
#include "nv50_display.h"

37 38 39 40 41 42
u64
nv84_fence_crtc(struct nouveau_channel *chan, int crtc)
{
	struct nv84_fence_chan *fctx = chan->fence;
	return fctx->dispc_vma[crtc].offset;
}
43 44

static int
45
nv84_fence_emit32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
46
{
47
	int ret = RING_SPACE(chan, 8);
48 49
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
50
		OUT_RING  (chan, chan->vram);
51
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 5);
52 53 54
		OUT_RING  (chan, upper_32_bits(virtual));
		OUT_RING  (chan, lower_32_bits(virtual));
		OUT_RING  (chan, sequence);
55
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
56
		OUT_RING  (chan, 0x00000000);
57 58 59 60 61 62
		FIRE_RING (chan);
	}
	return ret;
}

static int
63
nv84_fence_sync32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
64
{
65
	int ret = RING_SPACE(chan, 7);
66 67
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
68
		OUT_RING  (chan, chan->vram);
69
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
70 71 72
		OUT_RING  (chan, upper_32_bits(virtual));
		OUT_RING  (chan, lower_32_bits(virtual));
		OUT_RING  (chan, sequence);
73 74 75 76 77 78
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL);
		FIRE_RING (chan);
	}
	return ret;
}

79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
int
nv84_fence_emit(struct nouveau_fence *fence)
{
	struct nouveau_channel *chan = fence->channel;
	struct nv84_fence_priv *priv = chan->drm->fence;
	struct nv84_fence_chan *fctx = chan->fence;
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
	u64 addr = fctx->vma.offset + fifo->chid * 16;
	return priv->base.emit32(chan, addr, fence->sequence);
}

int
nv84_fence_sync(struct nouveau_fence *fence,
		struct nouveau_channel *prev, struct nouveau_channel *chan)
{
	struct nv84_fence_priv *priv = chan->drm->fence;
	struct nv84_fence_chan *fctx = chan->fence;
	struct nouveau_fifo_chan *fifo = (void *)prev->object;
	u64 addr = fctx->vma.offset + fifo->chid * 16;
	return priv->base.sync32(chan, addr, fence->sequence);
}

101
u32
102 103
nv84_fence_read(struct nouveau_channel *chan)
{
104 105
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
	struct nv84_fence_priv *priv = chan->drm->fence;
106
	return nouveau_bo_rd32(priv->bo, fifo->chid * 16/4);
107 108
}

109
void
110
nv84_fence_context_del(struct nouveau_channel *chan)
111
{
112 113
	struct drm_device *dev = chan->drm->dev;
	struct nv84_fence_priv *priv = chan->drm->fence;
114
	struct nv84_fence_chan *fctx = chan->fence;
115 116 117 118 119 120 121 122
	int i;

	for (i = 0; i < dev->mode_config.num_crtc; i++) {
		struct nouveau_bo *bo = nv50_display_crtc_sema(dev, i);
		nouveau_bo_vma_del(bo, &fctx->dispc_vma[i]);
	}

	nouveau_bo_vma_del(priv->bo, &fctx->vma);
123
	nouveau_fence_context_del(&fctx->base);
124
	chan->fence = NULL;
125 126 127
	kfree(fctx);
}

128
int
129
nv84_fence_context_new(struct nouveau_channel *chan)
130
{
131
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
132
	struct nouveau_client *client = nouveau_client(fifo);
133
	struct nv84_fence_priv *priv = chan->drm->fence;
134
	struct nv84_fence_chan *fctx;
135
	int ret, i;
136

137
	fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
138 139 140 141 142
	if (!fctx)
		return -ENOMEM;

	nouveau_fence_context_new(&fctx->base);

143 144 145
	ret = nouveau_bo_vma_add(priv->bo, client->vm, &fctx->vma);
	if (ret)
		nv84_fence_context_del(chan);
146

147 148 149 150
	/* map display semaphore buffers into channel's vm */
	for (i = 0; !ret && i < chan->drm->dev->mode_config.num_crtc; i++) {
		struct nouveau_bo *bo = nv50_display_crtc_sema(chan->drm->dev, i);
		ret = nouveau_bo_vma_add(bo, client->vm, &fctx->dispc_vma[i]);
151 152
	}

153
	nouveau_bo_wr32(priv->bo, fifo->chid * 16/4, 0x00000000);
154 155 156
	return ret;
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
bool
nv84_fence_suspend(struct nouveau_drm *drm)
{
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
	struct nv84_fence_priv *priv = drm->fence;
	int i;

	priv->suspend = vmalloc((pfifo->max + 1) * sizeof(u32));
	if (priv->suspend) {
		for (i = 0; i <= pfifo->max; i++)
			priv->suspend[i] = nouveau_bo_rd32(priv->bo, i*4);
	}

	return priv->suspend != NULL;
}

void
nv84_fence_resume(struct nouveau_drm *drm)
{
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
	struct nv84_fence_priv *priv = drm->fence;
	int i;

	if (priv->suspend) {
		for (i = 0; i <= pfifo->max; i++)
			nouveau_bo_wr32(priv->bo, i*4, priv->suspend[i]);
		vfree(priv->suspend);
		priv->suspend = NULL;
	}
}

void
189
nv84_fence_destroy(struct nouveau_drm *drm)
190
{
191
	struct nv84_fence_priv *priv = drm->fence;
192 193 194 195
	nouveau_bo_unmap(priv->bo);
	if (priv->bo)
		nouveau_bo_unpin(priv->bo);
	nouveau_bo_ref(NULL, &priv->bo);
196
	drm->fence = NULL;
197 198 199 200
	kfree(priv);
}

int
201
nv84_fence_create(struct nouveau_drm *drm)
202
{
203
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
204 205 206
	struct nv84_fence_priv *priv;
	int ret;

207
	priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
208 209 210
	if (!priv)
		return -ENOMEM;

211
	priv->base.dtor = nv84_fence_destroy;
212 213
	priv->base.suspend = nv84_fence_suspend;
	priv->base.resume = nv84_fence_resume;
214 215
	priv->base.context_new = nv84_fence_context_new;
	priv->base.context_del = nv84_fence_context_del;
216
	priv->base.emit32 = nv84_fence_emit32;
217
	priv->base.emit = nv84_fence_emit;
218
	priv->base.sync32 = nv84_fence_sync32;
219 220 221
	priv->base.sync = nv84_fence_sync;
	priv->base.read = nv84_fence_read;

222 223 224
	init_waitqueue_head(&priv->base.waiting);
	priv->base.uevent = true;

225 226 227 228 229 230 231 232 233 234 235 236 237
	ret = nouveau_bo_new(drm->dev, 16 * (pfifo->max + 1), 0,
			     TTM_PL_FLAG_VRAM, 0, 0, NULL, &priv->bo);
	if (ret == 0) {
		ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
		if (ret == 0) {
			ret = nouveau_bo_map(priv->bo);
			if (ret)
				nouveau_bo_unpin(priv->bo);
		}
		if (ret)
			nouveau_bo_ref(NULL, &priv->bo);
	}

238
	if (ret)
239
		nv84_fence_destroy(drm);
240 241
	return ret;
}