nv84_fence.c 6.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <core/object.h>
26
#include <core/client.h>
27 28
#include <core/class.h>

29
#include <engine/fifo.h>
30 31 32

#include "nouveau_drm.h"
#include "nouveau_dma.h"
33 34
#include "nouveau_fence.h"

35 36
#include "nv50_display.h"

37 38 39 40 41 42
u64
nv84_fence_crtc(struct nouveau_channel *chan, int crtc)
{
	struct nv84_fence_chan *fctx = chan->fence;
	return fctx->dispc_vma[crtc].offset;
}
43 44 45 46 47

static int
nv84_fence_emit(struct nouveau_fence *fence)
{
	struct nouveau_channel *chan = fence->channel;
48
	struct nv84_fence_chan *fctx = chan->fence;
49
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
50 51 52 53
	u64 addr = fctx->vma.offset + fifo->chid * 16;
	int ret;

	ret = RING_SPACE(chan, 8);
54 55
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
56
		OUT_RING  (chan, chan->vram);
57
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 5);
58 59
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
60 61
		OUT_RING  (chan, fence->sequence);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
62
		OUT_RING  (chan, 0x00000000);
63 64
		FIRE_RING (chan);
	}
65

66 67 68 69
	return ret;
}

static int
70 71
nv84_fence_sync(struct nouveau_fence *fence,
		struct nouveau_channel *prev, struct nouveau_channel *chan)
72
{
73
	struct nv84_fence_chan *fctx = chan->fence;
74
	struct nouveau_fifo_chan *fifo = (void *)prev->object;
75 76 77 78
	u64 addr = fctx->vma.offset + fifo->chid * 16;
	int ret;

	ret = RING_SPACE(chan, 7);
79 80
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
81
		OUT_RING  (chan, chan->vram);
82
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
83 84
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
85 86 87 88
		OUT_RING  (chan, fence->sequence);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL);
		FIRE_RING (chan);
	}
89

90 91 92
	return ret;
}

93
u32
94 95
nv84_fence_read(struct nouveau_channel *chan)
{
96 97
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
	struct nv84_fence_priv *priv = chan->drm->fence;
98
	return nouveau_bo_rd32(priv->bo, fifo->chid * 16/4);
99 100
}

101
void
102
nv84_fence_context_del(struct nouveau_channel *chan)
103
{
104 105
	struct drm_device *dev = chan->drm->dev;
	struct nv84_fence_priv *priv = chan->drm->fence;
106
	struct nv84_fence_chan *fctx = chan->fence;
107 108 109 110 111 112 113 114
	int i;

	for (i = 0; i < dev->mode_config.num_crtc; i++) {
		struct nouveau_bo *bo = nv50_display_crtc_sema(dev, i);
		nouveau_bo_vma_del(bo, &fctx->dispc_vma[i]);
	}

	nouveau_bo_vma_del(priv->bo, &fctx->vma);
115
	nouveau_fence_context_del(&fctx->base);
116
	chan->fence = NULL;
117 118 119
	kfree(fctx);
}

120
int
121
nv84_fence_context_new(struct nouveau_channel *chan)
122
{
123
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
124
	struct nouveau_client *client = nouveau_client(fifo);
125
	struct nv84_fence_priv *priv = chan->drm->fence;
126
	struct nv84_fence_chan *fctx;
127
	int ret, i;
128

129
	fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
130 131 132 133 134
	if (!fctx)
		return -ENOMEM;

	nouveau_fence_context_new(&fctx->base);

135 136 137
	ret = nouveau_bo_vma_add(priv->bo, client->vm, &fctx->vma);
	if (ret)
		nv84_fence_context_del(chan);
138

139 140 141 142
	/* map display semaphore buffers into channel's vm */
	for (i = 0; !ret && i < chan->drm->dev->mode_config.num_crtc; i++) {
		struct nouveau_bo *bo = nv50_display_crtc_sema(chan->drm->dev, i);
		ret = nouveau_bo_vma_add(bo, client->vm, &fctx->dispc_vma[i]);
143 144
	}

145
	nouveau_bo_wr32(priv->bo, fifo->chid * 16/4, 0x00000000);
146 147 148
	return ret;
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
bool
nv84_fence_suspend(struct nouveau_drm *drm)
{
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
	struct nv84_fence_priv *priv = drm->fence;
	int i;

	priv->suspend = vmalloc((pfifo->max + 1) * sizeof(u32));
	if (priv->suspend) {
		for (i = 0; i <= pfifo->max; i++)
			priv->suspend[i] = nouveau_bo_rd32(priv->bo, i*4);
	}

	return priv->suspend != NULL;
}

void
nv84_fence_resume(struct nouveau_drm *drm)
{
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
	struct nv84_fence_priv *priv = drm->fence;
	int i;

	if (priv->suspend) {
		for (i = 0; i <= pfifo->max; i++)
			nouveau_bo_wr32(priv->bo, i*4, priv->suspend[i]);
		vfree(priv->suspend);
		priv->suspend = NULL;
	}
}

void
181
nv84_fence_destroy(struct nouveau_drm *drm)
182
{
183
	struct nv84_fence_priv *priv = drm->fence;
184 185 186 187
	nouveau_bo_unmap(priv->bo);
	if (priv->bo)
		nouveau_bo_unpin(priv->bo);
	nouveau_bo_ref(NULL, &priv->bo);
188
	drm->fence = NULL;
189 190 191 192
	kfree(priv);
}

int
193
nv84_fence_create(struct nouveau_drm *drm)
194
{
195
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
196 197 198
	struct nv84_fence_priv *priv;
	int ret;

199
	priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
200 201 202
	if (!priv)
		return -ENOMEM;

203
	priv->base.dtor = nv84_fence_destroy;
204 205
	priv->base.suspend = nv84_fence_suspend;
	priv->base.resume = nv84_fence_resume;
206 207
	priv->base.context_new = nv84_fence_context_new;
	priv->base.context_del = nv84_fence_context_del;
208 209 210 211
	priv->base.emit = nv84_fence_emit;
	priv->base.sync = nv84_fence_sync;
	priv->base.read = nv84_fence_read;

212 213 214
	init_waitqueue_head(&priv->base.waiting);
	priv->base.uevent = true;

215 216 217 218 219 220 221 222 223 224 225 226 227
	ret = nouveau_bo_new(drm->dev, 16 * (pfifo->max + 1), 0,
			     TTM_PL_FLAG_VRAM, 0, 0, NULL, &priv->bo);
	if (ret == 0) {
		ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
		if (ret == 0) {
			ret = nouveau_bo_map(priv->bo);
			if (ret)
				nouveau_bo_unpin(priv->bo);
		}
		if (ret)
			nouveau_bo_ref(NULL, &priv->bo);
	}

228
	if (ret)
229
		nv84_fence_destroy(drm);
230 231
	return ret;
}