trans.c 44.0 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
J
Johannes Berg 已提交
8
 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
25
 * in the file called COPYING.
26 27 28 29 30 31 32
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
J
Johannes Berg 已提交
33
 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-drv.h"
72
#include "iwl-trans.h"
73 74
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-agn-hw.h"
76
#include "internal.h"
77

78
static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
79
{
80 81 82 83 84 85 86 87
	if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
	else
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
88 89
}

E
Emmanuel Grumbach 已提交
90 91 92
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041

93
static void iwl_pcie_apm_config(struct iwl_trans *trans)
E
Emmanuel Grumbach 已提交
94
{
95
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
96
	u16 lctl;
E
Emmanuel Grumbach 已提交
97 98 99 100 101 102 103 104 105

	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
106
	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
107
	if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
E
Emmanuel Grumbach 已提交
108 109
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
110
		dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
E
Emmanuel Grumbach 已提交
111 112 113
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
114
		dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
E
Emmanuel Grumbach 已提交
115
	}
116
	trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
E
Emmanuel Grumbach 已提交
117 118
}

119 120
/*
 * Start up NIC's basic functionality after it has been reset
121
 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
122 123
 * NOTE:  This does not load uCode nor start the embedded processor
 */
124
static int iwl_pcie_apm_init(struct iwl_trans *trans)
125 126 127 128 129 130 131 132 133 134 135
{
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
136
		    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
137 138 139 140 141 142

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
143
		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
144 145 146 147 148 149 150 151 152

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
153
		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
154

155
	iwl_pcie_apm_config(trans);
156 157

	/* Configure analog phase-lock-loop before activating to D0A */
158
	if (trans->cfg->base_params->pll_cfg_val)
159
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
160
			    trans->cfg->base_params->pll_cfg_val);
161 162 163 164 165 166 167 168 169 170 171 172 173

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
174 175
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
	 * do not disable clocks.  This preserves any hardware bits already
	 * set by default in "CLK_CTRL_REG" after reset.
	 */
	iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
	udelay(20);

	/* Disable L1-Active */
	iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

195 196 197
	/* Clear the interrupt in APMG if the NIC is in RFKILL */
	iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);

198
	set_bit(STATUS_DEVICE_ENABLED, &trans->status);
199 200 201 202 203

out:
	return ret;
}

204
static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
205 206 207 208 209 210 211
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
212 213
			   CSR_RESET_REG_FLAG_MASTER_DISABLED,
			   CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
214 215 216 217 218 219 220 221
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

222
static void iwl_pcie_apm_stop(struct iwl_trans *trans)
223 224 225
{
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

226
	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
227 228

	/* Stop device's DMA activity */
229
	iwl_pcie_apm_stop_master(trans);
230 231 232 233 234 235 236 237 238 239 240 241 242 243

	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

244
static int iwl_pcie_nic_init(struct iwl_trans *trans)
245
{
J
Johannes Berg 已提交
246
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
247 248

	/* nic_init */
249
	spin_lock(&trans_pcie->irq_lock);
250
	iwl_pcie_apm_init(trans);
251

252
	spin_unlock(&trans_pcie->irq_lock);
253

254
	iwl_pcie_set_pwr(trans, false);
255

J
Johannes Berg 已提交
256
	iwl_op_mode_nic_config(trans->op_mode);
257 258

	/* Allocate the RX queue, or reset if it is already allocated */
259
	iwl_pcie_rx_init(trans);
260 261

	/* Allocate or reset and init all Tx and Command queues */
262
	if (iwl_pcie_tx_init(trans))
263 264
		return -ENOMEM;

265
	if (trans->cfg->base_params->shadow_reg_enable) {
266
		/* enable shadow regs in HW */
267
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
268
		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
269 270 271 272 273 274 275 276
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
277
static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
278 279 280
{
	int ret;

281
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
282
		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
283 284

	/* See if we got it */
285
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
286 287 288
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   HW_READY_TIMEOUT);
289

290
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
291 292 293 294
	return ret;
}

/* Note: returns standard 0/-ERROR code */
295
static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
296 297
{
	int ret;
298
	int t = 0;
299

300
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
301

302
	ret = iwl_pcie_set_hw_ready(trans);
303
	/* If the card is ready, exit 0 */
304 305 306 307
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
308
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
309
		    CSR_HW_IF_CONFIG_REG_PREPARE);
310

311
	do {
312
		ret = iwl_pcie_set_hw_ready(trans);
313 314
		if (ret >= 0)
			return 0;
315

316 317 318
		usleep_range(200, 1000);
		t += 200;
	} while (t < 150000);
319 320 321 322

	return ret;
}

323 324 325
/*
 * ucode
 */
326
static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
J
Johannes Berg 已提交
327
				   dma_addr_t phy_addr, u32 byte_cnt)
328
{
329
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
330 331
	int ret;

332
	trans_pcie->ucode_write_complete = false;
333 334

	iwl_write_direct32(trans,
335 336
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
337 338

	iwl_write_direct32(trans,
339 340
			   FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
			   dst_addr);
341 342

	iwl_write_direct32(trans,
J
Johannes Berg 已提交
343 344
			   FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
			   phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
345 346

	iwl_write_direct32(trans,
347 348 349
			   FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
			   (iwl_get_dma_hi_addr(phy_addr)
				<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
350 351

	iwl_write_direct32(trans,
352 353 354 355
			   FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
			   FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
356 357

	iwl_write_direct32(trans,
358 359 360 361
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
362

363 364
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
365
	if (!ret) {
J
Johannes Berg 已提交
366
		IWL_ERR(trans, "Failed to load firmware chunk!\n");
367 368 369 370 371 372
		return -ETIMEDOUT;
	}

	return 0;
}

373
static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
J
Johannes Berg 已提交
374
			    const struct fw_desc *section)
375
{
J
Johannes Berg 已提交
376 377
	u8 *v_addr;
	dma_addr_t p_addr;
378
	u32 offset, chunk_sz = section->len;
379 380
	int ret = 0;

J
Johannes Berg 已提交
381 382 383
	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
		     section_num);

384 385 386 387 388 389 390 391 392 393
	v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
				    GFP_KERNEL | __GFP_NOWARN);
	if (!v_addr) {
		IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
		chunk_sz = PAGE_SIZE;
		v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
					    &p_addr, GFP_KERNEL);
		if (!v_addr)
			return -ENOMEM;
	}
J
Johannes Berg 已提交
394

395
	for (offset = 0; offset < section->len; offset += chunk_sz) {
J
Johannes Berg 已提交
396 397
		u32 copy_size;

398
		copy_size = min_t(u32, chunk_sz, section->len - offset);
399

J
Johannes Berg 已提交
400
		memcpy(v_addr, (u8 *)section->data + offset, copy_size);
401 402 403
		ret = iwl_pcie_load_firmware_chunk(trans,
						   section->offset + offset,
						   p_addr, copy_size);
J
Johannes Berg 已提交
404 405 406 407 408
		if (ret) {
			IWL_ERR(trans,
				"Could not load the [%d] uCode section\n",
				section_num);
			break;
D
David Spinadel 已提交
409
		}
J
Johannes Berg 已提交
410 411
	}

412
	dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
J
Johannes Berg 已提交
413 414 415
	return ret;
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
{
	int shift_param;
	u32 address;
	int ret = 0;

	if (cpu == 1) {
		shift_param = 0;
		address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
	} else {
		shift_param = 16;
		address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
	}

	/* set CPU to started */
	iwl_trans_set_bits_mask(trans,
				CSR_UCODE_LOAD_STATUS_ADDR,
				CSR_CPU_STATUS_LOADING_STARTED << shift_param,
				1);

	/* set last complete descriptor number */
	iwl_trans_set_bits_mask(trans,
				CSR_UCODE_LOAD_STATUS_ADDR,
				CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
				<< shift_param,
				1);

	/* set last loaded block */
	iwl_trans_set_bits_mask(trans,
				CSR_UCODE_LOAD_STATUS_ADDR,
				CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
				<< shift_param,
				1);

	/* image loading complete */
	iwl_trans_set_bits_mask(trans,
				CSR_UCODE_LOAD_STATUS_ADDR,
				CSR_CPU_STATUS_LOADING_COMPLETED
				<< shift_param,
				1);

	/* set FH_TCSR_0_REG  */
	iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);

	/* verify image verification started  */
	ret = iwl_poll_bit(trans, address,
			   CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
			   CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
			   CSR_SECURE_TIME_OUT);
	if (ret < 0) {
		IWL_ERR(trans, "secure boot process didn't start\n");
		return ret;
	}

	/* wait for image verification to complete  */
	ret = iwl_poll_bit(trans, address,
			   CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
			   CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
			   CSR_SECURE_TIME_OUT);

	if (ret < 0) {
		IWL_ERR(trans, "Time out on secure boot process\n");
		return ret;
	}

	return 0;
}

484
static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
485
				const struct fw_img *image)
486
{
487
	int i, ret = 0;
488

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
	IWL_DEBUG_FW(trans,
		     "working with %s image\n",
		     image->is_secure ? "Secured" : "Non Secured");
	IWL_DEBUG_FW(trans,
		     "working with %s CPU\n",
		     image->is_dual_cpus ? "Dual" : "Single");

	/* configure the ucode to be ready to get the secured image */
	if (image->is_secure) {
		/* set secure boot inspector addresses */
		iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
		iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);

		/* release CPU1 reset if secure inspector image burned in OTP */
		iwl_write32(trans, CSR_RESET, 0);
	}

	/* load to FW the binary sections of CPU1 */
	IWL_DEBUG_INFO(trans, "Loading CPU1\n");
	for (i = 0;
	     i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
	     i++) {
J
Johannes Berg 已提交
511
		if (!image->sec[i].data)
512
			break;
513
		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
514 515 516
		if (ret)
			return ret;
	}
517

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
	/* configure the ucode to start secure process on CPU1 */
	if (image->is_secure) {
		/* config CPU1 to start secure protocol */
		ret = iwl_pcie_secure_set(trans, 1);
		if (ret)
			return ret;
	} else {
		/* Remove all resets to allow NIC to operate */
		iwl_write32(trans, CSR_RESET, 0);
	}

	if (image->is_dual_cpus) {
		/* load to FW the binary sections of CPU2 */
		IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
		for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
			i < IWL_UCODE_SECTION_MAX; i++) {
			if (!image->sec[i].data)
				break;
			ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
			if (ret)
				return ret;
		}

		if (image->is_secure) {
			/* set CPU2 for secure protocol */
			ret = iwl_pcie_secure_set(trans, 2);
			if (ret)
				return ret;
		}
	}
548 549 550 551

	return 0;
}

552
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
553
				   const struct fw_img *fw, bool run_in_rfkill)
554 555
{
	int ret;
556
	bool hw_rfkill;
557

558
	/* This may fail if AMT took ownership of the device */
559
	if (iwl_pcie_prepare_card_hw(trans)) {
560
		IWL_WARN(trans, "Exit HW not ready\n");
561 562 563
		return -EIO;
	}

564 565
	iwl_enable_rfkill_int(trans);

566
	/* If platform's RF_KILL switch is NOT set to KILL */
567
	hw_rfkill = iwl_is_rfkill_set(trans);
568
	if (hw_rfkill)
569
		set_bit(STATUS_RFKILL, &trans->status);
570
	else
571
		clear_bit(STATUS_RFKILL, &trans->status);
572
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
573
	if (hw_rfkill && !run_in_rfkill)
574 575
		return -ERFKILL;

576
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
577

578
	ret = iwl_pcie_nic_init(trans);
579
	if (ret) {
580
		IWL_ERR(trans, "Unable to init nic\n");
581 582 583 584
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
585 586
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
587 588 589
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
590
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
591
	iwl_enable_interrupts(trans);
592 593

	/* really make sure rfkill handshake bits are cleared */
594 595
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
596

597
	/* Load the given image to the HW */
598
	return iwl_pcie_load_given_ucode(trans, fw);
599 600
}

601
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
602
{
603
	iwl_pcie_reset_ict(trans);
604
	iwl_pcie_tx_start(trans, scd_addr);
605 606
}

607
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
608
{
609
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
610
	bool hw_rfkill;
611

612
	/* tell the device to stop sending interrupts */
613
	spin_lock(&trans_pcie->irq_lock);
614
	iwl_disable_interrupts(trans);
615
	spin_unlock(&trans_pcie->irq_lock);
616

617
	/* device going down, Stop using ICT table */
618
	iwl_pcie_disable_ict(trans);
619 620 621 622 623 624 625 626

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
627
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
628
		iwl_pcie_tx_stop(trans);
629
		iwl_pcie_rx_stop(trans);
630

631
		/* Power-down device's busmaster DMA clocks */
632
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
633 634 635 636 637
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
638
	iwl_clear_bit(trans, CSR_GP_CNTRL,
639
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
640 641

	/* Stop the device, and put it in low power state */
642
	iwl_pcie_apm_stop(trans);
643 644 645 646

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
647
	spin_lock(&trans_pcie->irq_lock);
648
	iwl_disable_interrupts(trans);
649
	spin_unlock(&trans_pcie->irq_lock);
650 651

	/* stop and reset the on-board processor */
652
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
D
Don Fry 已提交
653 654

	/* clear all status bits */
655 656 657 658 659
	clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
	clear_bit(STATUS_INT_ENABLED, &trans->status);
	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
	clear_bit(STATUS_TPOWER_PMI, &trans->status);
	clear_bit(STATUS_RFKILL, &trans->status);
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674

	/*
	 * Even if we stop the HW, we still want the RF kill
	 * interrupt
	 */
	iwl_enable_rfkill_int(trans);

	/*
	 * Check again since the RF kill state may have changed while
	 * all the interrupts were disabled, in this case we couldn't
	 * receive the RF kill interrupt and update the state in the
	 * op_mode.
	 */
	hw_rfkill = iwl_is_rfkill_set(trans);
	if (hw_rfkill)
675
		set_bit(STATUS_RFKILL, &trans->status);
676
	else
677
		clear_bit(STATUS_RFKILL, &trans->status);
678
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
679 680
}

681
static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
682 683
{
	iwl_disable_interrupts(trans);
684 685 686 687 688 689 690 691

	/*
	 * in testing mode, the host stays awake and the
	 * hardware won't be reset (not even partially)
	 */
	if (test)
		return;

692 693
	iwl_pcie_disable_ict(trans);

694 695
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
696 697 698 699 700 701 702 703 704 705 706 707 708 709
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * reset TX queues -- some of their registers reset during S3
	 * so if we don't reset everything here the D3 image would try
	 * to execute some invalid memory upon resume
	 */
	iwl_trans_pcie_tx_reset(trans);

	iwl_pcie_set_pwr(trans, true);
}

static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
710 711
				    enum iwl_d3_status *status,
				    bool test)
712 713 714 715
{
	u32 val;
	int ret;

716 717 718 719 720 721
	if (test) {
		iwl_enable_interrupts(trans);
		*status = IWL_D3_STATUS_ALIVE;
		return 0;
	}

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
	iwl_pcie_set_pwr(trans, false);

	val = iwl_read32(trans, CSR_RESET);
	if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
		*status = IWL_D3_STATUS_RESET;
		return 0;
	}

	/*
	 * Also enables interrupts - none will happen as the device doesn't
	 * know we're waking it up, only when the opmode actually tells it
	 * after this call.
	 */
	iwl_pcie_reset_ict(trans);

	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   25000);
	if (ret) {
		IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
		return ret;
	}

	iwl_trans_pcie_tx_reset(trans);

	ret = iwl_pcie_rx_init(trans);
	if (ret) {
		IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
		return ret;
	}

	*status = IWL_D3_STATUS_ALIVE;
	return 0;
759 760
}

761
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
762
{
763
	bool hw_rfkill;
J
Johannes Berg 已提交
764
	int err;
765

766
	err = iwl_pcie_prepare_card_hw(trans);
767
	if (err) {
768
		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
J
Johannes Berg 已提交
769
		return err;
770
	}
771

772 773 774 775 776
	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	usleep_range(10, 15);

777
	iwl_pcie_apm_init(trans);
778

779 780 781
	/* From now on, the op_mode will be kept updated about RF kill state */
	iwl_enable_rfkill_int(trans);

782
	hw_rfkill = iwl_is_rfkill_set(trans);
783
	if (hw_rfkill)
784
		set_bit(STATUS_RFKILL, &trans->status);
785
	else
786
		clear_bit(STATUS_RFKILL, &trans->status);
787
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
788

J
Johannes Berg 已提交
789
	return 0;
790 791
}

792
static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
793
{
794
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
795

796
	/* disable interrupts - don't enable HW RF kill interrupt */
797
	spin_lock(&trans_pcie->irq_lock);
798
	iwl_disable_interrupts(trans);
799
	spin_unlock(&trans_pcie->irq_lock);
800

801
	iwl_pcie_apm_stop(trans);
802

803
	spin_lock(&trans_pcie->irq_lock);
804
	iwl_disable_interrupts(trans);
805
	spin_unlock(&trans_pcie->irq_lock);
806

E
Emmanuel Grumbach 已提交
807
	iwl_pcie_disable_ict(trans);
808 809
}

810 811
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
812
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
813 814 815 816
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
817
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
818 819 820 821
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
822
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
823 824
}

825 826
static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
{
A
Amnon Paz 已提交
827 828
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
			       ((reg & 0x000FFFFF) | (3 << 24)));
829 830 831 832 833 834 835
	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
}

static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
				      u32 val)
{
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
A
Amnon Paz 已提交
836
			       ((addr & 0x000FFFFF) | (3 << 24)));
837 838 839
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
}

840
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
841
				     const struct iwl_trans_config *trans_cfg)
842 843 844 845
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
846
	trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
847 848 849 850 851 852 853
	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
		trans_pcie->n_no_reclaim_cmds = 0;
	else
		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
	if (trans_pcie->n_no_reclaim_cmds)
		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
854

855 856 857 858 859
	trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
	if (trans_pcie->rx_buf_size_8k)
		trans_pcie->rx_page_order = get_order(8 * 1024);
	else
		trans_pcie->rx_page_order = get_order(4 * 1024);
860 861 862

	trans_pcie->wd_timeout =
		msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
J
Johannes Berg 已提交
863 864

	trans_pcie->command_names = trans_cfg->command_names;
865
	trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
866 867
}

868
void iwl_trans_pcie_free(struct iwl_trans *trans)
869
{
870
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
871

872 873
	synchronize_irq(trans_pcie->pci_dev->irq);

874
	iwl_pcie_tx_free(trans);
875
	iwl_pcie_rx_free(trans);
876

J
Johannes Berg 已提交
877 878
	free_irq(trans_pcie->pci_dev->irq, trans);
	iwl_pcie_free_ict(trans);
879 880

	pci_disable_msi(trans_pcie->pci_dev);
881
	iounmap(trans_pcie->hw_base);
882 883
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);
884
	kmem_cache_destroy(trans->dev_cmd_pool);
885

886
	kfree(trans);
887 888
}

D
Don Fry 已提交
889 890 891
static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
{
	if (state)
892
		set_bit(STATUS_TPOWER_PMI, &trans->status);
D
Don Fry 已提交
893
	else
894
		clear_bit(STATUS_TPOWER_PMI, &trans->status);
D
Don Fry 已提交
895 896
}

897 898
static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
						unsigned long *flags)
899 900
{
	int ret;
901 902 903
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
904

905 906 907
	if (trans_pcie->cmd_in_flight)
		goto out;

908
	/* this bit wakes up the NIC */
909 910
	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
				 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941

	/*
	 * These bits say the device is running, and should keep running for
	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
	 * but they do not indicate that embedded SRAM is restored yet;
	 * 3945 and 4965 have volatile SRAM, and must save/restore contents
	 * to/from host DRAM when sleeping/waking for power-saving.
	 * Each direction takes approximately 1/4 millisecond; with this
	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
	 * series of register accesses are expected (e.g. reading Event Log),
	 * to keep device from sleeping.
	 *
	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
	 * SRAM is okay/restored.  We don't check that here because this call
	 * is just for hardware register access; but GP1 MAC_SLEEP check is a
	 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
	 *
	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
	 * and do not save/restore SRAM when power cycling.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
			   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
	if (unlikely(ret < 0)) {
		iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
		if (!silent) {
			u32 val = iwl_read32(trans, CSR_GP_CNTRL);
			WARN_ONCE(1,
				  "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
				  val);
942
			spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
943 944 945 946
			return false;
		}
	}

947
out:
948 949 950 951
	/*
	 * Fool sparse by faking we release the lock - sparse will
	 * track nic_access anyway.
	 */
952
	__release(&trans_pcie->reg_lock);
953 954 955
	return true;
}

956 957
static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
					      unsigned long *flags)
958
{
959
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
960

961
	lockdep_assert_held(&trans_pcie->reg_lock);
962 963 964 965 966

	/*
	 * Fool sparse by faking we acquiring the lock - sparse will
	 * track nic_access anyway.
	 */
967
	__acquire(&trans_pcie->reg_lock);
968

969 970 971
	if (trans_pcie->cmd_in_flight)
		goto out;

972 973
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
974 975 976 977 978 979 980
	/*
	 * Above we read the CSR_GP_CNTRL register, which will flush
	 * any previous writes, but we need the write that clears the
	 * MAC_ACCESS_REQ bit to be performed before any other writes
	 * scheduled on different CPUs (after we drop reg_lock).
	 */
	mmiowb();
981
out:
982
	spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
983 984
}

985 986 987 988 989 990 991
static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
				   void *buf, int dwords)
{
	unsigned long flags;
	int offs, ret = 0;
	u32 *vals = buf;

992
	if (iwl_trans_grab_nic_access(trans, false, &flags)) {
993 994 995
		iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
		for (offs = 0; offs < dwords; offs++)
			vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
996
		iwl_trans_release_nic_access(trans, &flags);
997 998 999 1000 1001 1002 1003
	} else {
		ret = -EBUSY;
	}
	return ret;
}

static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
1004
				    const void *buf, int dwords)
1005 1006 1007
{
	unsigned long flags;
	int offs, ret = 0;
1008
	const u32 *vals = buf;
1009

1010
	if (iwl_trans_grab_nic_access(trans, false, &flags)) {
1011 1012
		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
		for (offs = 0; offs < dwords; offs++)
E
Emmanuel Grumbach 已提交
1013 1014
			iwl_write32(trans, HBUS_TARG_MEM_WDAT,
				    vals ? vals[offs] : 0);
1015
		iwl_trans_release_nic_access(trans, &flags);
1016 1017 1018 1019 1020
	} else {
		ret = -EBUSY;
	}
	return ret;
}
1021

1022 1023
#define IWL_FLUSH_WAIT_MS	2000

1024
static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
1025
{
1026
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1027
	struct iwl_txq *txq;
1028 1029 1030
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
1031 1032
	u32 scd_sram_addr;
	u8 buf[16];
1033 1034 1035
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
1036
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
W
Wey-Yi Guy 已提交
1037
		if (cnt == trans_pcie->cmd_queue)
1038
			continue;
1039
		txq = &trans_pcie->txq[cnt];
1040 1041 1042 1043 1044 1045
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
1046 1047
			IWL_ERR(trans,
				"fail to flush all tx fifo queues Q %d\n", cnt);
1048 1049 1050 1051
			ret = -ETIMEDOUT;
			break;
		}
	}
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089

	if (!ret)
		return 0;

	IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
		txq->q.read_ptr, txq->q.write_ptr);

	scd_sram_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
	iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));

	iwl_print_hex_error(trans, buf, sizeof(buf));

	for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
		IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
			iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));

	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
		u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
		u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
		bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
		u32 tbl_dw =
			iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
					     SCD_TRANS_TBL_OFFSET_QUEUE(cnt));

		if (cnt & 0x1)
			tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
		else
			tbl_dw = tbl_dw & 0x0000FFFF;

		IWL_ERR(trans,
			"Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
			cnt, active ? "" : "in", fifo, tbl_dw,
			iwl_read_prph(trans,
				      SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
			iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
	}

1090 1091 1092
	return ret;
}

1093 1094 1095
static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
					 u32 mask, u32 value)
{
1096
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1097 1098
	unsigned long flags;

1099
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1100
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
1101
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1102 1103
}

1104 1105
static const char *get_csr_string(int cmd)
{
J
Johannes Berg 已提交
1106
#define IWL_CMD(x) case x: return #x
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
1134
#undef IWL_CMD
1135 1136
}

1137
void iwl_pcie_dump_csr(struct iwl_trans *trans)
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1171
			iwl_read32(trans, csr_tbl[i]));
1172 1173 1174
	}
}

1175 1176 1177
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1178
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1179
				 &iwl_dbgfs_##name##_ops))		\
1180
		goto err;						\
1181 1182 1183 1184 1185 1186
} while (0)

/* file operation */
#define DEBUGFS_READ_FILE_OPS(name)					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
1187
	.open = simple_open,						\
1188 1189 1190
	.llseek = generic_file_llseek,					\
};

1191 1192 1193
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
1194
	.open = simple_open,						\
1195 1196 1197
	.llseek = generic_file_llseek,					\
};

1198 1199 1200 1201
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
1202
	.open = simple_open,						\
1203 1204 1205 1206
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1207 1208
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
1209
{
1210
	struct iwl_trans *trans = file->private_data;
1211
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1212
	struct iwl_txq *txq;
1213 1214 1215 1216 1217
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1218 1219
	size_t bufsz;

1220
	bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
1221

J
Johannes Berg 已提交
1222
	if (!trans_pcie->txq)
1223
		return -EAGAIN;
J
Johannes Berg 已提交
1224

1225 1226 1227 1228
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1229
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1230
		txq = &trans_pcie->txq[cnt];
1231 1232
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
1233
				"hwq %.2d: read=%u write=%u use=%d stop=%d\n",
1234
				cnt, q->read_ptr, q->write_ptr,
1235 1236
				!!test_bit(cnt, trans_pcie->queue_used),
				!!test_bit(cnt, trans_pcie->queue_stopped));
1237 1238 1239 1240 1241 1242 1243
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1244 1245 1246
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
{
1247
	struct iwl_trans *trans = file->private_data;
1248
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1249
	struct iwl_rxq *rxq = &trans_pcie->rxq;
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1270 1271
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
1272 1273
					size_t count, loff_t *ppos)
{
1274
	struct iwl_trans *trans = file->private_data;
1275
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1276 1277 1278 1279 1280 1281 1282 1283
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
J
Johannes Berg 已提交
1284
	if (!buf)
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
		return -ENOMEM;

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
1333
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1352
static ssize_t iwl_dbgfs_csr_write(struct file *file,
1353 1354
				   const char __user *user_buf,
				   size_t count, loff_t *ppos)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

1368
	iwl_pcie_dump_csr(trans);
1369 1370 1371 1372 1373

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1374 1375
				     char __user *user_buf,
				     size_t count, loff_t *ppos)
1376 1377
{
	struct iwl_trans *trans = file->private_data;
1378
	char *buf = NULL;
1379 1380 1381
	int pos = 0;
	ssize_t ret = -EFAULT;

1382
	ret = pos = iwl_dump_fh(trans, &buf);
1383 1384 1385 1386 1387 1388 1389 1390 1391
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

1392
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1393
DEBUGFS_READ_FILE_OPS(fh_reg);
1394 1395
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
1396
DEBUGFS_WRITE_FILE_OPS(csr);
1397 1398 1399 1400 1401 1402

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1403
					 struct dentry *dir)
1404 1405 1406
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1407
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1408 1409
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1410
	return 0;
1411 1412 1413 1414

err:
	IWL_ERR(trans, "failed to create the trans debugfs entry\n");
	return -ENOMEM;
1415 1416 1417
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1418 1419 1420 1421
					 struct dentry *dir)
{
	return 0;
}
1422 1423
#endif /*CONFIG_IWLWIFI_DEBUGFS */

1424
static const struct iwl_trans_ops trans_ops_pcie = {
1425
	.start_hw = iwl_trans_pcie_start_hw,
1426
	.op_mode_leave = iwl_trans_pcie_op_mode_leave,
1427
	.fw_alive = iwl_trans_pcie_fw_alive,
1428
	.start_fw = iwl_trans_pcie_start_fw,
1429
	.stop_device = iwl_trans_pcie_stop_device,
1430

1431 1432
	.d3_suspend = iwl_trans_pcie_d3_suspend,
	.d3_resume = iwl_trans_pcie_d3_resume,
1433

1434
	.send_cmd = iwl_trans_pcie_send_hcmd,
1435

1436
	.tx = iwl_trans_pcie_tx,
1437
	.reclaim = iwl_trans_pcie_reclaim,
1438

1439
	.txq_disable = iwl_trans_pcie_txq_disable,
1440
	.txq_enable = iwl_trans_pcie_txq_enable,
1441

1442
	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
1443

1444
	.wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
1445

1446 1447 1448
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
1449 1450
	.read_prph = iwl_trans_pcie_read_prph,
	.write_prph = iwl_trans_pcie_write_prph,
1451 1452
	.read_mem = iwl_trans_pcie_read_mem,
	.write_mem = iwl_trans_pcie_write_mem,
1453
	.configure = iwl_trans_pcie_configure,
D
Don Fry 已提交
1454
	.set_pmi = iwl_trans_pcie_set_pmi,
1455
	.grab_nic_access = iwl_trans_pcie_grab_nic_access,
1456 1457
	.release_nic_access = iwl_trans_pcie_release_nic_access,
	.set_bits_mask = iwl_trans_pcie_set_bits_mask,
1458
};
1459

1460
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
1461 1462
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg)
1463 1464 1465 1466 1467 1468 1469
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
1470
			sizeof(struct iwl_trans_pcie), GFP_KERNEL);
1471 1472 1473 1474
	if (!trans) {
		err = -ENOMEM;
		goto out;
	}
1475 1476 1477 1478

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
1479
	trans->cfg = cfg;
1480
	trans_lockdep_init(trans);
1481
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
1482
	spin_lock_init(&trans_pcie->irq_lock);
1483
	spin_lock_init(&trans_pcie->reg_lock);
1484
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
1485

J
Johannes Berg 已提交
1486 1487 1488 1489
	err = pci_enable_device(pdev);
	if (err)
		goto out_no_pci;

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	if (!cfg->base_params->pcie_l1_allowed) {
		/*
		 * W/A - seems to solve weird behavior. We need to remove this
		 * if we don't want to stay in L1 all the time. This wastes a
		 * lot of power.
		 */
		pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
				       PCIE_LINK_STATE_L1 |
				       PCIE_LINK_STATE_CLKPM);
	}
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
1510
							  DMA_BIT_MASK(32));
1511 1512
		/* both attempts failed: */
		if (err) {
1513
			dev_err(&pdev->dev, "No suitable DMA available\n");
1514 1515 1516 1517 1518 1519
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
1520
		dev_err(&pdev->dev, "pci_request_regions failed\n");
1521 1522 1523
		goto out_pci_disable_device;
	}

1524
	trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
1525
	if (!trans_pcie->hw_base) {
1526
		dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
1527 1528 1529 1530 1531 1532 1533 1534 1535
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
1536
	if (err) {
1537
		dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
1538 1539 1540 1541 1542 1543 1544
		/* enable rfkill interrupt: hw bug w/a */
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
		}
	}
1545 1546 1547

	trans->dev = &pdev->dev;
	trans_pcie->pci_dev = pdev;
1548
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
1549
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
1550 1551
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
1552

1553
	/* Initialize the wait queue for commands */
1554
	init_waitqueue_head(&trans_pcie->wait_command_queue);
1555

1556 1557
	snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
		 "iwl_cmd_pool:%s", dev_name(trans->dev));
1558 1559 1560

	trans->dev_cmd_headroom = 0;
	trans->dev_cmd_pool =
1561
		kmem_cache_create(trans->dev_cmd_pool_name,
1562 1563 1564 1565 1566 1567
				  sizeof(struct iwl_device_cmd)
				  + trans->dev_cmd_headroom,
				  sizeof(void *),
				  SLAB_HWCACHE_ALIGN,
				  NULL);

1568 1569
	if (!trans->dev_cmd_pool) {
		err = -ENOMEM;
1570
		goto out_pci_disable_msi;
1571
	}
1572

J
Johannes Berg 已提交
1573 1574 1575 1576 1577
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

	if (iwl_pcie_alloc_ict(trans))
		goto out_free_cmd_pool;

1578
	err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
1579 1580 1581
				   iwl_pcie_irq_handler,
				   IRQF_SHARED, DRV_NAME, trans);
	if (err) {
J
Johannes Berg 已提交
1582 1583 1584 1585
		IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
		goto out_free_ict;
	}

1586 1587
	return trans;

J
Johannes Berg 已提交
1588 1589 1590 1591
out_free_ict:
	iwl_pcie_free_ict(trans);
out_free_cmd_pool:
	kmem_cache_destroy(trans->dev_cmd_pool);
1592 1593
out_pci_disable_msi:
	pci_disable_msi(pdev);
1594 1595 1596 1597 1598 1599
out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
1600 1601
out:
	return ERR_PTR(err);
1602
}