trans.c 42.3 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
J
Johannes Berg 已提交
8
 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
25
 * in the file called COPYING.
26 27 28 29 30 31 32
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
J
Johannes Berg 已提交
33
 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-drv.h"
72
#include "iwl-trans.h"
73 74
#include "iwl-csr.h"
#include "iwl-prph.h"
75
#include "iwl-agn-hw.h"
76
#include "internal.h"
77

78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
						  u32 reg, u32 mask, u32 value)
{
	u32 v;

#ifdef CONFIG_IWLWIFI_DEBUG
	WARN_ON_ONCE(value & ~mask);
#endif

	v = iwl_read32(trans, reg);
	v &= ~mask;
	v |= value;
	iwl_write32(trans, reg, v);
}

static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
					      u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
}

static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
					    u32 reg, u32 mask)
{
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
}

105
static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
106
{
107 108 109 110 111 112 113 114
	if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
	else
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
115 116
}

E
Emmanuel Grumbach 已提交
117 118 119
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041

120
static void iwl_pcie_apm_config(struct iwl_trans *trans)
E
Emmanuel Grumbach 已提交
121
{
122
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
123
	u16 lctl;
E
Emmanuel Grumbach 已提交
124 125 126 127 128 129 130 131 132

	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
133
	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
134
	if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
E
Emmanuel Grumbach 已提交
135 136
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
137
		dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
E
Emmanuel Grumbach 已提交
138 139 140
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
141
		dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
E
Emmanuel Grumbach 已提交
142
	}
143
	trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
E
Emmanuel Grumbach 已提交
144 145
}

146 147
/*
 * Start up NIC's basic functionality after it has been reset
148
 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
149 150
 * NOTE:  This does not load uCode nor start the embedded processor
 */
151
static int iwl_pcie_apm_init(struct iwl_trans *trans)
152
{
D
Don Fry 已提交
153
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
154 155 156 157 158 159 160 161 162 163
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
164
		    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
165 166 167 168 169 170

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
171
		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
172 173 174 175 176 177 178 179 180

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
181
		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
182

183
	iwl_pcie_apm_config(trans);
184 185

	/* Configure analog phase-lock-loop before activating to D0A */
186
	if (trans->cfg->base_params->pll_cfg_val)
187
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
188
			    trans->cfg->base_params->pll_cfg_val);
189 190 191 192 193 194 195 196 197 198 199 200 201

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
202 203
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
	 * do not disable clocks.  This preserves any hardware bits already
	 * set by default in "CLK_CTRL_REG" after reset.
	 */
	iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
	udelay(20);

	/* Disable L1-Active */
	iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

D
Don Fry 已提交
223
	set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
224 225 226 227 228

out:
	return ret;
}

229
static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
230 231 232 233 234 235 236
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
237 238
			   CSR_RESET_REG_FLAG_MASTER_DISABLED,
			   CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
239 240 241 242 243 244 245 246
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

247
static void iwl_pcie_apm_stop(struct iwl_trans *trans)
248
{
D
Don Fry 已提交
249
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
250 251
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

D
Don Fry 已提交
252
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
253 254

	/* Stop device's DMA activity */
255
	iwl_pcie_apm_stop_master(trans);
256 257 258 259 260 261 262 263 264 265 266 267 268 269

	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

270
static int iwl_pcie_nic_init(struct iwl_trans *trans)
271
{
J
Johannes Berg 已提交
272
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
273 274 275
	unsigned long flags;

	/* nic_init */
J
Johannes Berg 已提交
276
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
277
	iwl_pcie_apm_init(trans);
278 279

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
280
	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
281

J
Johannes Berg 已提交
282
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
283

284
	iwl_pcie_set_pwr(trans, false);
285

J
Johannes Berg 已提交
286
	iwl_op_mode_nic_config(trans->op_mode);
287 288

	/* Allocate the RX queue, or reset if it is already allocated */
289
	iwl_pcie_rx_init(trans);
290 291

	/* Allocate or reset and init all Tx and Command queues */
292
	if (iwl_pcie_tx_init(trans))
293 294
		return -ENOMEM;

295
	if (trans->cfg->base_params->shadow_reg_enable) {
296
		/* enable shadow regs in HW */
297
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
298
		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
299 300 301 302 303 304 305 306
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
307
static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
308 309 310
{
	int ret;

311
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
312
		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
313 314

	/* See if we got it */
315
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
316 317 318
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   HW_READY_TIMEOUT);
319

320
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
321 322 323 324
	return ret;
}

/* Note: returns standard 0/-ERROR code */
325
static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
326 327
{
	int ret;
328
	int t = 0;
329

330
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
331

332
	ret = iwl_pcie_set_hw_ready(trans);
333
	/* If the card is ready, exit 0 */
334 335 336 337
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
338
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
339
		    CSR_HW_IF_CONFIG_REG_PREPARE);
340

341
	do {
342
		ret = iwl_pcie_set_hw_ready(trans);
343 344
		if (ret >= 0)
			return 0;
345

346 347 348
		usleep_range(200, 1000);
		t += 200;
	} while (t < 150000);
349 350 351 352

	return ret;
}

353 354 355
/*
 * ucode
 */
356
static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
J
Johannes Berg 已提交
357
				   dma_addr_t phy_addr, u32 byte_cnt)
358
{
359
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
360 361
	int ret;

362
	trans_pcie->ucode_write_complete = false;
363 364

	iwl_write_direct32(trans,
365 366
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
367 368

	iwl_write_direct32(trans,
369 370
			   FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
			   dst_addr);
371 372

	iwl_write_direct32(trans,
J
Johannes Berg 已提交
373 374
			   FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
			   phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
375 376

	iwl_write_direct32(trans,
377 378 379
			   FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
			   (iwl_get_dma_hi_addr(phy_addr)
				<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
380 381

	iwl_write_direct32(trans,
382 383 384 385
			   FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
			   FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
386 387

	iwl_write_direct32(trans,
388 389 390 391
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
392

393 394
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
395
	if (!ret) {
J
Johannes Berg 已提交
396
		IWL_ERR(trans, "Failed to load firmware chunk!\n");
397 398 399 400 401 402
		return -ETIMEDOUT;
	}

	return 0;
}

403
static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
J
Johannes Berg 已提交
404
			    const struct fw_desc *section)
405
{
J
Johannes Berg 已提交
406 407
	u8 *v_addr;
	dma_addr_t p_addr;
408
	u32 offset, chunk_sz = section->len;
409 410
	int ret = 0;

J
Johannes Berg 已提交
411 412 413
	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
		     section_num);

414 415 416 417 418 419 420 421 422 423
	v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
				    GFP_KERNEL | __GFP_NOWARN);
	if (!v_addr) {
		IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
		chunk_sz = PAGE_SIZE;
		v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
					    &p_addr, GFP_KERNEL);
		if (!v_addr)
			return -ENOMEM;
	}
J
Johannes Berg 已提交
424

425
	for (offset = 0; offset < section->len; offset += chunk_sz) {
J
Johannes Berg 已提交
426 427
		u32 copy_size;

428
		copy_size = min_t(u32, chunk_sz, section->len - offset);
429

J
Johannes Berg 已提交
430
		memcpy(v_addr, (u8 *)section->data + offset, copy_size);
431 432 433
		ret = iwl_pcie_load_firmware_chunk(trans,
						   section->offset + offset,
						   p_addr, copy_size);
J
Johannes Berg 已提交
434 435 436 437 438
		if (ret) {
			IWL_ERR(trans,
				"Could not load the [%d] uCode section\n",
				section_num);
			break;
D
David Spinadel 已提交
439
		}
J
Johannes Berg 已提交
440 441
	}

442
	dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
J
Johannes Berg 已提交
443 444 445
	return ret;
}

446
static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
447
				const struct fw_img *image)
448
{
449
	int i, ret = 0;
450

451
	for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
J
Johannes Berg 已提交
452
		if (!image->sec[i].data)
453
			break;
454

455
		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
456 457 458
		if (ret)
			return ret;
	}
459 460 461 462 463 464 465

	/* Remove all resets to allow NIC to operate */
	iwl_write32(trans, CSR_RESET, 0);

	return 0;
}

466
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
467
				   const struct fw_img *fw, bool run_in_rfkill)
468
{
469
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
470
	int ret;
471
	bool hw_rfkill;
472

473
	/* This may fail if AMT took ownership of the device */
474
	if (iwl_pcie_prepare_card_hw(trans)) {
475
		IWL_WARN(trans, "Exit HW not ready\n");
476 477 478
		return -EIO;
	}

479 480
	clear_bit(STATUS_FW_ERROR, &trans_pcie->status);

481 482
	iwl_enable_rfkill_int(trans);

483
	/* If platform's RF_KILL switch is NOT set to KILL */
484
	hw_rfkill = iwl_is_rfkill_set(trans);
485 486 487 488
	if (hw_rfkill)
		set_bit(STATUS_RFKILL, &trans_pcie->status);
	else
		clear_bit(STATUS_RFKILL, &trans_pcie->status);
489
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
490
	if (hw_rfkill && !run_in_rfkill)
491 492
		return -ERFKILL;

493
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
494

495
	ret = iwl_pcie_nic_init(trans);
496
	if (ret) {
497
		IWL_ERR(trans, "Unable to init nic\n");
498 499 500 501
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
502 503
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
504 505 506
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
507
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
508
	iwl_enable_interrupts(trans);
509 510

	/* really make sure rfkill handshake bits are cleared */
511 512
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
513

514
	/* Load the given image to the HW */
515
	return iwl_pcie_load_given_ucode(trans, fw);
516 517
}

518
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
519
{
520
	iwl_pcie_reset_ict(trans);
521
	iwl_pcie_tx_start(trans, scd_addr);
522 523
}

524
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
525
{
526
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
527
	unsigned long flags;
528

529
	/* tell the device to stop sending interrupts */
J
Johannes Berg 已提交
530
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
531
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
532
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
533

534
	/* device going down, Stop using ICT table */
535
	iwl_pcie_disable_ict(trans);
536 537 538 539 540 541 542 543

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
D
Don Fry 已提交
544
	if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
545
		iwl_pcie_tx_stop(trans);
546
		iwl_pcie_rx_stop(trans);
547

548
		/* Power-down device's busmaster DMA clocks */
549
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
550 551 552 553 554
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
555
	iwl_clear_bit(trans, CSR_GP_CNTRL,
556
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
557 558

	/* Stop the device, and put it in low power state */
559
	iwl_pcie_apm_stop(trans);
560 561 562 563

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
J
Johannes Berg 已提交
564
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
565
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
566
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
567

568 569
	iwl_enable_rfkill_int(trans);

570
	/* stop and reset the on-board processor */
571
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
D
Don Fry 已提交
572 573 574 575 576

	/* clear all status bits */
	clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
	clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
577
	clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
578
	clear_bit(STATUS_RFKILL, &trans_pcie->status);
579 580
}

581
static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
582 583
{
	iwl_disable_interrupts(trans);
584 585 586 587 588 589 590 591

	/*
	 * in testing mode, the host stays awake and the
	 * hardware won't be reset (not even partially)
	 */
	if (test)
		return;

592 593
	iwl_pcie_disable_ict(trans);

594 595
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
596 597 598 599 600 601 602 603 604 605 606 607 608 609
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * reset TX queues -- some of their registers reset during S3
	 * so if we don't reset everything here the D3 image would try
	 * to execute some invalid memory upon resume
	 */
	iwl_trans_pcie_tx_reset(trans);

	iwl_pcie_set_pwr(trans, true);
}

static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
610 611
				    enum iwl_d3_status *status,
				    bool test)
612 613 614 615
{
	u32 val;
	int ret;

616 617 618 619 620 621
	if (test) {
		iwl_enable_interrupts(trans);
		*status = IWL_D3_STATUS_ALIVE;
		return 0;
	}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	iwl_pcie_set_pwr(trans, false);

	val = iwl_read32(trans, CSR_RESET);
	if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
		*status = IWL_D3_STATUS_RESET;
		return 0;
	}

	/*
	 * Also enables interrupts - none will happen as the device doesn't
	 * know we're waking it up, only when the opmode actually tells it
	 * after this call.
	 */
	iwl_pcie_reset_ict(trans);

	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   25000);
	if (ret) {
		IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
		return ret;
	}

	iwl_trans_pcie_tx_reset(trans);

	ret = iwl_pcie_rx_init(trans);
	if (ret) {
		IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
		return ret;
	}

	*status = IWL_D3_STATUS_ALIVE;
	return 0;
659 660
}

661
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
662
{
663
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
664
	bool hw_rfkill;
J
Johannes Berg 已提交
665
	int err;
666

667
	err = iwl_pcie_prepare_card_hw(trans);
668
	if (err) {
669
		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
J
Johannes Berg 已提交
670
		return err;
671
	}
672

673 674 675 676 677
	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	usleep_range(10, 15);

678
	iwl_pcie_apm_init(trans);
679

680 681 682
	/* From now on, the op_mode will be kept updated about RF kill state */
	iwl_enable_rfkill_int(trans);

683
	hw_rfkill = iwl_is_rfkill_set(trans);
684 685 686 687
	if (hw_rfkill)
		set_bit(STATUS_RFKILL, &trans_pcie->status);
	else
		clear_bit(STATUS_RFKILL, &trans_pcie->status);
688
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
689

J
Johannes Berg 已提交
690
	return 0;
691 692
}

693 694
static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
				   bool op_mode_leaving)
695
{
696
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
697
	bool hw_rfkill;
698
	unsigned long flags;
699

700 701 702 703
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);

704
	iwl_pcie_apm_stop(trans);
705

706 707 708
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
709

E
Emmanuel Grumbach 已提交
710 711
	iwl_pcie_disable_ict(trans);

712 713 714 715 716 717 718 719 720 721 722 723 724 725
	if (!op_mode_leaving) {
		/*
		 * Even if we stop the HW, we still want the RF kill
		 * interrupt
		 */
		iwl_enable_rfkill_int(trans);

		/*
		 * Check again since the RF kill state may have changed while
		 * all the interrupts were disabled, in this case we couldn't
		 * receive the RF kill interrupt and update the state in the
		 * op_mode.
		 */
		hw_rfkill = iwl_is_rfkill_set(trans);
726 727 728 729
		if (hw_rfkill)
			set_bit(STATUS_RFKILL, &trans_pcie->status);
		else
			clear_bit(STATUS_RFKILL, &trans_pcie->status);
730 731
		iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
	}
732 733
}

734 735
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
736
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
737 738 739 740
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
741
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
742 743 744 745
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
746
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
747 748
}

749 750
static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
{
A
Amnon Paz 已提交
751 752
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
			       ((reg & 0x000FFFFF) | (3 << 24)));
753 754 755 756 757 758 759
	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
}

static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
				      u32 val)
{
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
A
Amnon Paz 已提交
760
			       ((addr & 0x000FFFFF) | (3 << 24)));
761 762 763
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
}

764
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
765
				     const struct iwl_trans_config *trans_cfg)
766 767 768 769
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
770
	trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
771 772 773 774 775 776 777
	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
		trans_pcie->n_no_reclaim_cmds = 0;
	else
		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
	if (trans_pcie->n_no_reclaim_cmds)
		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
778

779 780 781 782 783
	trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
	if (trans_pcie->rx_buf_size_8k)
		trans_pcie->rx_page_order = get_order(8 * 1024);
	else
		trans_pcie->rx_page_order = get_order(4 * 1024);
784 785 786

	trans_pcie->wd_timeout =
		msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
J
Johannes Berg 已提交
787 788

	trans_pcie->command_names = trans_cfg->command_names;
789
	trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
790 791
}

792
void iwl_trans_pcie_free(struct iwl_trans *trans)
793
{
794
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
795

796 797
	synchronize_irq(trans_pcie->pci_dev->irq);

798
	iwl_pcie_tx_free(trans);
799
	iwl_pcie_rx_free(trans);
800

J
Johannes Berg 已提交
801 802
	free_irq(trans_pcie->pci_dev->irq, trans);
	iwl_pcie_free_ict(trans);
803 804

	pci_disable_msi(trans_pcie->pci_dev);
805
	iounmap(trans_pcie->hw_base);
806 807
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);
808
	kmem_cache_destroy(trans->dev_cmd_pool);
809

810
	kfree(trans);
811 812
}

D
Don Fry 已提交
813 814 815 816 817
static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (state)
818
		set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
819
	else
820
		clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
821 822
}

823 824
static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
						unsigned long *flags)
825 826
{
	int ret;
827 828 829
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
830 831

	/* this bit wakes up the NIC */
832 833
	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
				 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864

	/*
	 * These bits say the device is running, and should keep running for
	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
	 * but they do not indicate that embedded SRAM is restored yet;
	 * 3945 and 4965 have volatile SRAM, and must save/restore contents
	 * to/from host DRAM when sleeping/waking for power-saving.
	 * Each direction takes approximately 1/4 millisecond; with this
	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
	 * series of register accesses are expected (e.g. reading Event Log),
	 * to keep device from sleeping.
	 *
	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
	 * SRAM is okay/restored.  We don't check that here because this call
	 * is just for hardware register access; but GP1 MAC_SLEEP check is a
	 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
	 *
	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
	 * and do not save/restore SRAM when power cycling.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
			   CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
			   (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
	if (unlikely(ret < 0)) {
		iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
		if (!silent) {
			u32 val = iwl_read32(trans, CSR_GP_CNTRL);
			WARN_ONCE(1,
				  "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
				  val);
865
			spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
866 867 868 869
			return false;
		}
	}

870 871 872 873
	/*
	 * Fool sparse by faking we release the lock - sparse will
	 * track nic_access anyway.
	 */
874
	__release(&trans_pcie->reg_lock);
875 876 877
	return true;
}

878 879
static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
					      unsigned long *flags)
880
{
881
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
882

883
	lockdep_assert_held(&trans_pcie->reg_lock);
884 885 886 887 888

	/*
	 * Fool sparse by faking we acquiring the lock - sparse will
	 * track nic_access anyway.
	 */
889
	__acquire(&trans_pcie->reg_lock);
890

891 892
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
893 894 895 896 897 898 899
	/*
	 * Above we read the CSR_GP_CNTRL register, which will flush
	 * any previous writes, but we need the write that clears the
	 * MAC_ACCESS_REQ bit to be performed before any other writes
	 * scheduled on different CPUs (after we drop reg_lock).
	 */
	mmiowb();
900
	spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
901 902
}

903 904 905 906 907 908 909
static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
				   void *buf, int dwords)
{
	unsigned long flags;
	int offs, ret = 0;
	u32 *vals = buf;

910
	if (iwl_trans_grab_nic_access(trans, false, &flags)) {
911 912 913
		iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
		for (offs = 0; offs < dwords; offs++)
			vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
914
		iwl_trans_release_nic_access(trans, &flags);
915 916 917 918 919 920 921
	} else {
		ret = -EBUSY;
	}
	return ret;
}

static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
922
				    const void *buf, int dwords)
923 924 925
{
	unsigned long flags;
	int offs, ret = 0;
926
	const u32 *vals = buf;
927

928
	if (iwl_trans_grab_nic_access(trans, false, &flags)) {
929 930
		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
		for (offs = 0; offs < dwords; offs++)
E
Emmanuel Grumbach 已提交
931 932
			iwl_write32(trans, HBUS_TARG_MEM_WDAT,
				    vals ? vals[offs] : 0);
933
		iwl_trans_release_nic_access(trans, &flags);
934 935 936 937 938
	} else {
		ret = -EBUSY;
	}
	return ret;
}
939

940 941
#define IWL_FLUSH_WAIT_MS	2000

942
static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
943
{
944
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
945
	struct iwl_txq *txq;
946 947 948
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
949 950
	u32 scd_sram_addr;
	u8 buf[16];
951 952 953
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
954
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
W
Wey-Yi Guy 已提交
955
		if (cnt == trans_pcie->cmd_queue)
956
			continue;
957
		txq = &trans_pcie->txq[cnt];
958 959 960 961 962 963
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
964 965
			IWL_ERR(trans,
				"fail to flush all tx fifo queues Q %d\n", cnt);
966 967 968 969
			ret = -ETIMEDOUT;
			break;
		}
	}
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007

	if (!ret)
		return 0;

	IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
		txq->q.read_ptr, txq->q.write_ptr);

	scd_sram_addr = trans_pcie->scd_base_addr +
			SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
	iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));

	iwl_print_hex_error(trans, buf, sizeof(buf));

	for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
		IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
			iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));

	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
		u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
		u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
		bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
		u32 tbl_dw =
			iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
					     SCD_TRANS_TBL_OFFSET_QUEUE(cnt));

		if (cnt & 0x1)
			tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
		else
			tbl_dw = tbl_dw & 0x0000FFFF;

		IWL_ERR(trans,
			"Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
			cnt, active ? "" : "in", fifo, tbl_dw,
			iwl_read_prph(trans,
				      SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
			iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
	}

1008 1009 1010
	return ret;
}

1011 1012 1013
static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
					 u32 mask, u32 value)
{
1014
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1015 1016
	unsigned long flags;

1017
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1018
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
1019
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1020 1021
}

1022 1023
static const char *get_csr_string(int cmd)
{
J
Johannes Berg 已提交
1024
#define IWL_CMD(x) case x: return #x
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
1052
#undef IWL_CMD
1053 1054
}

1055
void iwl_pcie_dump_csr(struct iwl_trans *trans)
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1089
			iwl_read32(trans, csr_tbl[i]));
1090 1091 1092
	}
}

1093 1094 1095
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1096
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1097
				 &iwl_dbgfs_##name##_ops))		\
1098
		goto err;						\
1099 1100 1101 1102 1103 1104
} while (0)

/* file operation */
#define DEBUGFS_READ_FILE_OPS(name)					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
1105
	.open = simple_open,						\
1106 1107 1108
	.llseek = generic_file_llseek,					\
};

1109 1110 1111
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
1112
	.open = simple_open,						\
1113 1114 1115
	.llseek = generic_file_llseek,					\
};

1116 1117 1118 1119
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
1120
	.open = simple_open,						\
1121 1122 1123 1124
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1125 1126
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
1127
{
1128
	struct iwl_trans *trans = file->private_data;
1129
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1130
	struct iwl_txq *txq;
1131 1132 1133 1134 1135
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1136 1137
	size_t bufsz;

1138
	bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
1139

J
Johannes Berg 已提交
1140
	if (!trans_pcie->txq)
1141
		return -EAGAIN;
J
Johannes Berg 已提交
1142

1143 1144 1145 1146
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1147
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1148
		txq = &trans_pcie->txq[cnt];
1149 1150
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
1151
				"hwq %.2d: read=%u write=%u use=%d stop=%d\n",
1152
				cnt, q->read_ptr, q->write_ptr,
1153 1154
				!!test_bit(cnt, trans_pcie->queue_used),
				!!test_bit(cnt, trans_pcie->queue_stopped));
1155 1156 1157 1158 1159 1160 1161
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1162 1163 1164
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
{
1165
	struct iwl_trans *trans = file->private_data;
1166
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1167
	struct iwl_rxq *rxq = &trans_pcie->rxq;
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1188 1189
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
1190 1191
					size_t count, loff_t *ppos)
{
1192
	struct iwl_trans *trans = file->private_data;
1193
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1194 1195 1196 1197 1198 1199 1200 1201
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
J
Johannes Berg 已提交
1202
	if (!buf)
1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		return -ENOMEM;

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
1251
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1270
static ssize_t iwl_dbgfs_csr_write(struct file *file,
1271 1272
				   const char __user *user_buf,
				   size_t count, loff_t *ppos)
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

1286
	iwl_pcie_dump_csr(trans);
1287 1288 1289 1290 1291

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1292 1293
				     char __user *user_buf,
				     size_t count, loff_t *ppos)
1294 1295
{
	struct iwl_trans *trans = file->private_data;
1296
	char *buf = NULL;
1297 1298 1299
	int pos = 0;
	ssize_t ret = -EFAULT;

1300
	ret = pos = iwl_dump_fh(trans, &buf);
1301 1302 1303 1304 1305 1306 1307 1308 1309
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

1310
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1311
DEBUGFS_READ_FILE_OPS(fh_reg);
1312 1313
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
1314
DEBUGFS_WRITE_FILE_OPS(csr);
1315 1316 1317 1318 1319 1320

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1321
					 struct dentry *dir)
1322 1323 1324
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1325
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1326 1327
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1328
	return 0;
1329 1330 1331 1332

err:
	IWL_ERR(trans, "failed to create the trans debugfs entry\n");
	return -ENOMEM;
1333 1334 1335
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1336 1337 1338 1339
					 struct dentry *dir)
{
	return 0;
}
1340 1341
#endif /*CONFIG_IWLWIFI_DEBUGFS */

1342
static const struct iwl_trans_ops trans_ops_pcie = {
1343
	.start_hw = iwl_trans_pcie_start_hw,
1344
	.stop_hw = iwl_trans_pcie_stop_hw,
1345
	.fw_alive = iwl_trans_pcie_fw_alive,
1346
	.start_fw = iwl_trans_pcie_start_fw,
1347
	.stop_device = iwl_trans_pcie_stop_device,
1348

1349 1350
	.d3_suspend = iwl_trans_pcie_d3_suspend,
	.d3_resume = iwl_trans_pcie_d3_resume,
1351

1352
	.send_cmd = iwl_trans_pcie_send_hcmd,
1353

1354
	.tx = iwl_trans_pcie_tx,
1355
	.reclaim = iwl_trans_pcie_reclaim,
1356

1357
	.txq_disable = iwl_trans_pcie_txq_disable,
1358
	.txq_enable = iwl_trans_pcie_txq_enable,
1359

1360
	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
1361

1362
	.wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
1363

1364 1365 1366
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
1367 1368
	.read_prph = iwl_trans_pcie_read_prph,
	.write_prph = iwl_trans_pcie_write_prph,
1369 1370
	.read_mem = iwl_trans_pcie_read_mem,
	.write_mem = iwl_trans_pcie_write_mem,
1371
	.configure = iwl_trans_pcie_configure,
D
Don Fry 已提交
1372
	.set_pmi = iwl_trans_pcie_set_pmi,
1373
	.grab_nic_access = iwl_trans_pcie_grab_nic_access,
1374 1375
	.release_nic_access = iwl_trans_pcie_release_nic_access,
	.set_bits_mask = iwl_trans_pcie_set_bits_mask,
1376
};
1377

1378
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
1379 1380
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg)
1381 1382 1383 1384 1385 1386 1387
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
1388
			sizeof(struct iwl_trans_pcie), GFP_KERNEL);
1389 1390 1391 1392
	if (!trans) {
		err = -ENOMEM;
		goto out;
	}
1393 1394 1395 1396

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
1397
	trans->cfg = cfg;
1398
	trans_lockdep_init(trans);
1399
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
1400
	spin_lock_init(&trans_pcie->irq_lock);
1401
	spin_lock_init(&trans_pcie->reg_lock);
1402
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
1403

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	if (!cfg->base_params->pcie_l1_allowed) {
		/*
		 * W/A - seems to solve weird behavior. We need to remove this
		 * if we don't want to stay in L1 all the time. This wastes a
		 * lot of power.
		 */
		pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
				       PCIE_LINK_STATE_L1 |
				       PCIE_LINK_STATE_CLKPM);
	}
1414

1415 1416
	err = pci_enable_device(pdev);
	if (err)
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
		goto out_no_pci;

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
1428
							  DMA_BIT_MASK(32));
1429 1430
		/* both attempts failed: */
		if (err) {
1431
			dev_err(&pdev->dev, "No suitable DMA available\n");
1432 1433 1434 1435 1436 1437
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
1438
		dev_err(&pdev->dev, "pci_request_regions failed\n");
1439 1440 1441
		goto out_pci_disable_device;
	}

1442
	trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
1443
	if (!trans_pcie->hw_base) {
1444
		dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
1445 1446 1447 1448 1449 1450 1451 1452 1453
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
1454
	if (err) {
1455
		dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
1456 1457 1458 1459 1460 1461 1462
		/* enable rfkill interrupt: hw bug w/a */
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
		}
	}
1463 1464 1465

	trans->dev = &pdev->dev;
	trans_pcie->pci_dev = pdev;
1466
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
1467
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
1468 1469
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
1470

1471
	/* Initialize the wait queue for commands */
1472
	init_waitqueue_head(&trans_pcie->wait_command_queue);
1473

1474 1475
	snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
		 "iwl_cmd_pool:%s", dev_name(trans->dev));
1476 1477 1478

	trans->dev_cmd_headroom = 0;
	trans->dev_cmd_pool =
1479
		kmem_cache_create(trans->dev_cmd_pool_name,
1480 1481 1482 1483 1484 1485
				  sizeof(struct iwl_device_cmd)
				  + trans->dev_cmd_headroom,
				  sizeof(void *),
				  SLAB_HWCACHE_ALIGN,
				  NULL);

1486 1487
	if (!trans->dev_cmd_pool) {
		err = -ENOMEM;
1488
		goto out_pci_disable_msi;
1489
	}
1490

J
Johannes Berg 已提交
1491 1492 1493 1494 1495
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

	if (iwl_pcie_alloc_ict(trans))
		goto out_free_cmd_pool;

1496 1497 1498 1499
	err = request_threaded_irq(pdev->irq, iwl_pcie_isr_ict,
				   iwl_pcie_irq_handler,
				   IRQF_SHARED, DRV_NAME, trans);
	if (err) {
J
Johannes Berg 已提交
1500 1501 1502 1503
		IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
		goto out_free_ict;
	}

1504 1505
	return trans;

J
Johannes Berg 已提交
1506 1507 1508 1509
out_free_ict:
	iwl_pcie_free_ict(trans);
out_free_cmd_pool:
	kmem_cache_destroy(trans->dev_cmd_pool);
1510 1511
out_pci_disable_msi:
	pci_disable_msi(pdev);
1512 1513 1514 1515 1516 1517
out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
1518 1519
out:
	return ERR_PTR(err);
1520
}