bnx2x.h 56.8 KB
Newer Older
E
Eliezer Tamir 已提交
1 2
/* bnx2x.h: Broadcom Everest network driver.
 *
3
 * Copyright (c) 2007-2011 Broadcom Corporation
E
Eliezer Tamir 已提交
4 5 6 7 8
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation.
 *
9 10
 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
 * Written by: Eliezer Tamir
E
Eliezer Tamir 已提交
11 12 13 14 15
 * Based on code from Michael Chan's bnx2 driver
 */

#ifndef BNX2X_H
#define BNX2X_H
V
Vladislav Zolotarov 已提交
16
#include <linux/netdevice.h>
17
#include <linux/dma-mapping.h>
V
Vladislav Zolotarov 已提交
18
#include <linux/types.h>
E
Eliezer Tamir 已提交
19

20 21 22 23 24 25
/* compilation time flags */

/* define this to make the driver freeze on error to allow getting debug info
 * (you will need to reboot afterwards) */
/* #define BNX2X_STOP_ON_ERROR */

26 27
#define DRV_MODULE_VERSION      "1.70.00-0"
#define DRV_MODULE_RELDATE      "2011/06/13"
28 29
#define BNX2X_BC_VER            0x040200

S
Shmulik Ravid 已提交
30
#if defined(CONFIG_DCB)
31
#define BCM_DCBNL
S
Shmulik Ravid 已提交
32
#endif
33 34
#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
#define BCM_CNIC 1
35
#include "../cnic_if.h"
36
#endif
37

38 39 40 41 42 43 44
#ifdef BCM_CNIC
#define BNX2X_MIN_MSIX_VEC_CNT 3
#define BNX2X_MSIX_VEC_FP_START 2
#else
#define BNX2X_MIN_MSIX_VEC_CNT 2
#define BNX2X_MSIX_VEC_FP_START 1
#endif
E
Eilon Greenstein 已提交
45 46

#include <linux/mdio.h>
47

E
Eilon Greenstein 已提交
48 49 50 51
#include "bnx2x_reg.h"
#include "bnx2x_fw_defs.h"
#include "bnx2x_hsi.h"
#include "bnx2x_link.h"
52
#include "bnx2x_sp.h"
V
Vladislav Zolotarov 已提交
53
#include "bnx2x_dcb.h"
54
#include "bnx2x_stats.h"
E
Eilon Greenstein 已提交
55

E
Eliezer Tamir 已提交
56 57
/* error/debug prints */

58
#define DRV_MODULE_NAME		"bnx2x"
E
Eliezer Tamir 已提交
59 60

/* for messages that are currently off */
61 62 63 64 65
#define BNX2X_MSG_OFF			0
#define BNX2X_MSG_MCP			0x010000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_STATS			0x020000 /* was: NETIF_MSG_TIMER */
#define BNX2X_MSG_NVM			0x040000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_DMAE			0x080000 /* was: NETIF_MSG_HW */
E
Eliezer Tamir 已提交
66 67
#define BNX2X_MSG_SP			0x100000 /* was: NETIF_MSG_INTR */
#define BNX2X_MSG_FP			0x200000 /* was: NETIF_MSG_INTR */
E
Eliezer Tamir 已提交
68

69
#define DP_LEVEL			KERN_NOTICE	/* was: KERN_DEBUG */
E
Eliezer Tamir 已提交
70 71

/* regular debug print */
72 73 74 75 76 77 78 79
#define DP(__mask, __fmt, __args...)				\
do {								\
	if (bp->msg_enable & (__mask))				\
		printk(DP_LEVEL "[%s:%d(%s)]" __fmt,		\
		       __func__, __LINE__,			\
		       bp->dev ? (bp->dev->name) : "?",		\
		       ##__args);				\
} while (0)
E
Eliezer Tamir 已提交
80

81 82 83 84 85 86
#define DP_CONT(__mask, __fmt, __args...)			\
do {								\
	if (bp->msg_enable & (__mask))				\
		pr_cont(__fmt, ##__args);			\
} while (0)

87
/* errors debug print */
88 89 90 91 92 93 94 95
#define BNX2X_DBG_ERR(__fmt, __args...)				\
do {								\
	if (netif_msg_probe(bp))				\
		pr_err("[%s:%d(%s)]" __fmt,			\
		       __func__, __LINE__,			\
		       bp->dev ? (bp->dev->name) : "?",		\
		       ##__args);				\
} while (0)
E
Eliezer Tamir 已提交
96

97
/* for errors (never masked) */
98 99 100 101 102 103
#define BNX2X_ERR(__fmt, __args...)				\
do {								\
	pr_err("[%s:%d(%s)]" __fmt,				\
	       __func__, __LINE__,				\
	       bp->dev ? (bp->dev->name) : "?",			\
	       ##__args);					\
V
Vladislav Zolotarov 已提交
104 105 106 107 108 109
	} while (0)

#define BNX2X_ERROR(__fmt, __args...) do { \
	pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
	} while (0)

E
Eliezer Tamir 已提交
110

E
Eliezer Tamir 已提交
111
/* before we have a dev->name use dev_info() */
112 113 114 115 116
#define BNX2X_DEV_INFO(__fmt, __args...)			 \
do {								 \
	if (netif_msg_probe(bp))				 \
		dev_info(&bp->pdev->dev, __fmt, ##__args);	 \
} while (0)
E
Eliezer Tamir 已提交
117

118 119 120
#define BNX2X_MAC_FMT		"%pM"
#define BNX2X_MAC_PRN_LIST(mac)	(mac)

E
Eliezer Tamir 已提交
121 122 123 124 125

#ifdef BNX2X_STOP_ON_ERROR
#define bnx2x_panic() do { \
		bp->panic = 1; \
		BNX2X_ERR("driver assert\n"); \
126
		bnx2x_int_disable(bp); \
E
Eliezer Tamir 已提交
127 128 129 130
		bnx2x_panic_dump(bp); \
	} while (0)
#else
#define bnx2x_panic() do { \
131
		bp->panic = 1; \
E
Eliezer Tamir 已提交
132 133 134 135 136
		BNX2X_ERR("driver assert\n"); \
		bnx2x_panic_dump(bp); \
	} while (0)
#endif

137
#define bnx2x_mc_addr(ha)      ((ha)->addr)
138
#define bnx2x_uc_addr(ha)      ((ha)->addr)
E
Eliezer Tamir 已提交
139

140 141 142
#define U64_LO(x)			(u32)(((u64)(x)) & 0xffffffff)
#define U64_HI(x)			(u32)(((u64)(x)) >> 32)
#define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
E
Eliezer Tamir 已提交
143 144


145
#define REG_ADDR(bp, offset)		((bp->regview) + (offset))
E
Eliezer Tamir 已提交
146

147 148
#define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
#define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
149
#define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
150 151

#define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
E
Eliezer Tamir 已提交
152
#define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
153
#define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
E
Eliezer Tamir 已提交
154

155 156
#define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
#define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
E
Eliezer Tamir 已提交
157

Y
Yaniv Rosner 已提交
158 159 160
#define REG_RD_DMAE(bp, offset, valp, len32) \
	do { \
		bnx2x_read_dmae(bp, offset, len32);\
161
		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Y
Yaniv Rosner 已提交
162 163
	} while (0)

164
#define REG_WR_DMAE(bp, offset, valp, len32) \
E
Eliezer Tamir 已提交
165
	do { \
166
		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
E
Eliezer Tamir 已提交
167 168 169 170
		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
				 offset, len32); \
	} while (0)

171 172 173
#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
	REG_WR_DMAE(bp, offset, valp, len32)

V
Vladislav Zolotarov 已提交
174
#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
175 176 177 178 179
	do { \
		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
		bnx2x_write_big_buf_wb(bp, addr, len32); \
	} while (0)

180 181 182 183
#define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
					 offsetof(struct shmem_region, field))
#define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
#define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
E
Eliezer Tamir 已提交
184

185 186 187 188
#define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
					 offsetof(struct shmem2_region, field))
#define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
#define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
189 190
#define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
					 offsetof(struct mf_cfg, field))
D
Dmitry Kravkov 已提交
191
#define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
D
Dmitry Kravkov 已提交
192
					 offsetof(struct mf2_cfg, field))
193

194 195 196
#define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
#define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
					       MF_CFG_ADDR(bp, field), (val))
D
Dmitry Kravkov 已提交
197
#define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
D
Dmitry Kravkov 已提交
198

D
Dmitry Kravkov 已提交
199 200 201
#define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
					 (SHMEM2_RD((bp), size) >	\
					 offsetof(struct shmem2_region, field)))
202

203
#define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
204
#define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
E
Eliezer Tamir 已提交
205

206 207 208 209 210 211 212 213
/* SP SB indices */

/* General SP events - stats query, cfc delete, etc  */
#define HC_SP_INDEX_ETH_DEF_CONS		3

/* EQ completions */
#define HC_SP_INDEX_EQ_CONS			7

V
Vladislav Zolotarov 已提交
214 215 216
/* FCoE L2 connection completions */
#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
217 218 219 220
/* iSCSI L2 */
#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1

V
Vladislav Zolotarov 已提交
221 222 223 224 225 226 227 228 229 230 231 232
/* Special clients parameters */

/* SB indices */
/* FCoE L2 */
#define BNX2X_FCOE_L2_RX_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])

#define BNX2X_FCOE_L2_TX_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])

233 234 235 236 237 238 239 240 241
/**
 *  CIDs and CLIDs:
 *  CLIDs below is a CLID for func 0, then the CLID for other
 *  functions will be calculated by the formula:
 *
 *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
 *
 */
/* iSCSI L2 */
242
#define BNX2X_ISCSI_ETH_CL_ID_IDX	1
243 244
#define BNX2X_ISCSI_ETH_CID		17

V
Vladislav Zolotarov 已提交
245
/* FCoE L2 */
246
#define BNX2X_FCOE_ETH_CL_ID_IDX	2
V
Vladislav Zolotarov 已提交
247 248
#define BNX2X_FCOE_ETH_CID		18

249 250 251
/** Additional rings budgeting */
#ifdef BCM_CNIC
#define CNIC_CONTEXT_USE		1
V
Vladislav Zolotarov 已提交
252
#define FCOE_CONTEXT_USE		1
253 254
#else
#define CNIC_CONTEXT_USE		0
V
Vladislav Zolotarov 已提交
255
#define FCOE_CONTEXT_USE		0
256
#endif /* BCM_CNIC */
V
Vladislav Zolotarov 已提交
257
#define NONE_ETH_CONTEXT_USE	(FCOE_CONTEXT_USE)
258

259 260 261
#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR

262 263
#define SM_RX_ID			0
#define SM_TX_ID			1
E
Eliezer Tamir 已提交
264

265
/* fast path */
E
Eliezer Tamir 已提交
266 267

struct sw_rx_bd {
268
	struct sk_buff	*skb;
269
	DEFINE_DMA_UNMAP_ADDR(mapping);
E
Eliezer Tamir 已提交
270 271 272
};

struct sw_tx_bd {
273 274
	struct sk_buff	*skb;
	u16		first_bd;
E
Eilon Greenstein 已提交
275 276 277
	u8		flags;
/* Set on the first BD descriptor when there is a split BD */
#define BNX2X_TSO_SPLIT_BD		(1<<0)
E
Eliezer Tamir 已提交
278 279
};

280 281
struct sw_rx_page {
	struct page	*page;
282
	DEFINE_DMA_UNMAP_ADDR(mapping);
283 284
};

E
Eilon Greenstein 已提交
285 286 287 288 289
union db_prod {
	struct doorbell_set_prod data;
	u32		raw;
};

290 291

/* MC hsi */
292 293 294
#define BCM_PAGE_SHIFT		12
#define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
#define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
295 296
#define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)

297 298 299 300 301
#define PAGES_PER_SGE_SHIFT	0
#define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
#define SGE_PAGE_SIZE		PAGE_SIZE
#define SGE_PAGE_SHIFT		PAGE_SHIFT
#define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
302 303

/* SGE ring related macros */
304
#define NUM_RX_SGE_PAGES	2
305
#define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
306
#define MAX_RX_SGE_CNT		(RX_SGE_CNT - 2)
E
Eilon Greenstein 已提交
307
/* RX_SGE_CNT is promised to be a power of 2 */
308 309 310
#define RX_SGE_MASK		(RX_SGE_CNT - 1)
#define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
#define MAX_RX_SGE		(NUM_RX_SGE - 1)
311 312
#define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
				  (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
313 314 315
#define RX_SGE(x)		((x) & MAX_RX_SGE)

/* Manipulate a bit vector defined as an array of u64 */
316 317

/* Number of bits in one sge_mask array element */
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
#define BIT_VEC64_ELEM_SZ		64
#define BIT_VEC64_ELEM_SHIFT		6
#define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)


#define __BIT_VEC64_SET_BIT(el, bit) \
	do { \
		el = ((el) | ((u64)0x1 << (bit))); \
	} while (0)

#define __BIT_VEC64_CLEAR_BIT(el, bit) \
	do { \
		el = ((el) & (~((u64)0x1 << (bit)))); \
	} while (0)


#define BIT_VEC64_SET_BIT(vec64, idx) \
	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
			   (idx) & BIT_VEC64_ELEM_MASK)

#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
			     (idx) & BIT_VEC64_ELEM_MASK)

#define BIT_VEC64_TEST_BIT(vec64, idx) \
	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
345 346 347

/* Creates a bitmask of all ones in less significant bits.
   idx - index of the most significant bit in the created mask */
348 349 350 351 352 353 354
#define BIT_VEC64_ONES_MASK(idx) \
		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
#define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))

/*******************************************************/


355 356 357

/* Number of u64 elements in SGE mask array */
#define RX_SGE_MASK_LEN			((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
358
					 BIT_VEC64_ELEM_SZ)
359 360 361
#define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
#define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)

362 363 364
union host_hc_status_block {
	/* pointer to fp status block e1x */
	struct host_hc_status_block_e1x *e1x_sb;
D
Dmitry Kravkov 已提交
365 366
	/* pointer to fp status block e2 */
	struct host_hc_status_block_e2  *e2_sb;
367
};
368

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
struct bnx2x_agg_info {
	/*
	 * First aggregation buffer is an skb, the following - are pages.
	 * We will preallocate the skbs for each aggregation when
	 * we open the interface and will replace the BD at the consumer
	 * with this one when we receive the TPA_START CQE in order to
	 * keep the Rx BD ring consistent.
	 */
	struct sw_rx_bd		first_buf;
	u8			tpa_state;
#define BNX2X_TPA_START			1
#define BNX2X_TPA_STOP			2
#define BNX2X_TPA_ERROR			3
	u8			placement_offset;
	u16			parsing_flags;
	u16			vlan_tag;
	u16			len_on_bd;
};

#define Q_STATS_OFFSET32(stat_name) \
			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)

E
Eliezer Tamir 已提交
391
struct bnx2x_fastpath {
392
	struct bnx2x		*bp; /* parent */
E
Eliezer Tamir 已提交
393

394
#define BNX2X_NAPI_WEIGHT       128
395
	struct napi_struct	napi;
D
Dmitry Kravkov 已提交
396
	union host_hc_status_block	status_blk;
397 398 399 400 401 402
	/* chip independed shortcuts into sb structure */
	__le16			*sb_index_values;
	__le16			*sb_running_index;
	/* chip independed shortcut into rx_prods_offset memory */
	u32			ustorm_rx_prods_offset;

403 404
	u32			rx_buf_size;

405
	dma_addr_t		status_blk_mapping;
E
Eliezer Tamir 已提交
406

407
	struct sw_tx_bd		*tx_buf_ring;
E
Eliezer Tamir 已提交
408

E
Eilon Greenstein 已提交
409
	union eth_tx_bd_types	*tx_desc_ring;
410
	dma_addr_t		tx_desc_mapping;
E
Eliezer Tamir 已提交
411

412 413
	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
E
Eliezer Tamir 已提交
414 415

	struct eth_rx_bd	*rx_desc_ring;
416
	dma_addr_t		rx_desc_mapping;
E
Eliezer Tamir 已提交
417 418

	union eth_rx_cqe	*rx_comp_ring;
419 420
	dma_addr_t		rx_comp_mapping;

421 422 423 424 425 426
	/* SGE ring */
	struct eth_rx_sge	*rx_sge_ring;
	dma_addr_t		rx_sge_mapping;

	u64			sge_mask[RX_SGE_MASK_LEN];

427
	u32			cid;
428

D
Dmitry Kravkov 已提交
429 430
	u8			index;		/* number in fp array */
	u8			cl_id;		/* eth client id */
431 432 433
	u8			cl_qzone_id;
	u8			fw_sb_id;	/* status block number in FW */
	u8			igu_sb_id;	/* status block number in HW */
E
Eilon Greenstein 已提交
434 435
	union db_prod		tx_db;

436 437 438 439
	u16			tx_pkt_prod;
	u16			tx_pkt_cons;
	u16			tx_bd_prod;
	u16			tx_bd_cons;
440
	__le16			*tx_cons_sb;
441

442
	__le16			fp_hc_idx;
443 444 445 446 447

	u16			rx_bd_prod;
	u16			rx_bd_cons;
	u16			rx_comp_prod;
	u16			rx_comp_cons;
448 449 450
	u16			rx_sge_prod;
	/* The last maximal completed SGE */
	u16			last_max_sge;
451
	__le16			*rx_cons_sb;
452
	unsigned long		tx_pkt,
E
Eliezer Tamir 已提交
453
				rx_pkt,
Y
Yitchak Gertner 已提交
454
				rx_calls;
455

456
	/* TPA related */
457
	struct bnx2x_agg_info	tpa_info[ETH_MAX_AGGREGATION_QUEUES_E1H_E2];
458 459 460 461
	u8			disable_tpa;
#ifdef BNX2X_STOP_ON_ERROR
	u64			tpa_queue_used;
#endif
E
Eliezer Tamir 已提交
462

463 464 465
	struct tstorm_per_queue_stats old_tclient;
	struct ustorm_per_queue_stats old_uclient;
	struct xstorm_per_queue_stats old_xclient;
E
Eilon Greenstein 已提交
466 467
	struct bnx2x_eth_q_stats eth_q_stats;

E
Eilon Greenstein 已提交
468 469 470 471 472 473
	/* The size is calculated using the following:
	     sizeof name field from netdev structure +
	     4 ('-Xx-' string) +
	     4 (for the digits and to make it DWORD aligned) */
#define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
	char			name[FP_NAME_SIZE];
474 475 476 477 478 479 480

	/* MACs object */
	struct bnx2x_vlan_mac_obj mac_obj;

	/* Queue State object */
	struct bnx2x_queue_sp_obj q_obj;

E
Eliezer Tamir 已提交
481 482
};

483
#define bnx2x_fp(bp, nr, var)		(bp->fp[nr].var)
484 485 486 487

/* Use 2500 as a mini-jumbo MTU for FCoE */
#define BNX2X_FCOE_MINI_JUMBO_MTU	2500

488
/* FCoE L2 `fastpath' entry is right after the eth entries */
V
Vladislav Zolotarov 已提交
489 490 491
#define FCOE_IDX			BNX2X_NUM_ETH_QUEUES(bp)
#define bnx2x_fcoe_fp(bp)		(&bp->fp[FCOE_IDX])
#define bnx2x_fcoe(bp, var)		(bnx2x_fcoe_fp(bp)->var)
492 493 494


#ifdef BCM_CNIC
V
Vladislav Zolotarov 已提交
495 496 497 498 499 500
#define IS_FCOE_FP(fp)			(fp->index == FCOE_IDX)
#define IS_FCOE_IDX(idx)		((idx) == FCOE_IDX)
#else
#define IS_FCOE_FP(fp)		false
#define IS_FCOE_IDX(idx)	false
#endif
501 502 503


/* MC hsi */
504 505
#define MAX_FETCH_BD		13	/* HW max BDs per packet */
#define RX_COPY_THRESH		92
506

507
#define NUM_TX_RINGS		16
E
Eilon Greenstein 已提交
508
#define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
509 510 511 512
#define MAX_TX_DESC_CNT		(TX_DESC_CNT - 1)
#define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
#define MAX_TX_BD		(NUM_TX_BD - 1)
#define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
513 514
#define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
				  (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
515 516
#define TX_BD(x)		((x) & MAX_TX_BD)
#define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
517 518

/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
519
#define NUM_RX_RINGS		8
520
#define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
#define MAX_RX_DESC_CNT		(RX_DESC_CNT - 2)
#define RX_DESC_MASK		(RX_DESC_CNT - 1)
#define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
#define MAX_RX_BD		(NUM_RX_BD - 1)
#define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
#define MIN_RX_AVAIL		128

#define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
#define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
#define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
#define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
								MIN_RX_AVAIL))

536 537
#define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
				  (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
538
#define RX_BD(x)		((x) & MAX_RX_BD)
539

540 541 542 543 544 545
/*
 * As long as CQE is X times bigger than BD entry we have to allocate X times
 * more pages for CQ ring in order to keep it balanced with BD ring
 */
#define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
#define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
546
#define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
547 548 549 550
#define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - 1)
#define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
#define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
#define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
551 552
#define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
				  (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
553
#define RCQ_BD(x)		((x) & MAX_RCQ_BD)
554 555


E
Eilon Greenstein 已提交
556
/* This is needed for determining of last_max */
557 558
#define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
#define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
559 560


561 562
#define BNX2X_SWCID_SHIFT	17
#define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
563 564

/* used on a CID received from the HW */
565
#define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
566 567 568
#define CQE_CMD(x)			(le32_to_cpu(x) >> \
					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)

Y
Yitchak Gertner 已提交
569 570 571 572
#define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
						 le32_to_cpu((bd)->addr_lo))
#define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))

573 574
#define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
#define BNX2X_DB_SHIFT			7	/* 128 bytes*/
575 576 577
#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
#error "Min DB doorbell stride is 8"
#endif
578 579 580
#define DPM_TRIGER_TYPE			0x40
#define DOORBELL(bp, cid, val) \
	do { \
581
		writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
		       DPM_TRIGER_TYPE); \
	} while (0)


/* TX CSUM helpers */
#define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
				 skb->csum_offset)
#define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
					  skb->csum_offset))

#define pbd_tcp_flags(skb)	(ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)

#define XMIT_PLAIN			0
#define XMIT_CSUM_V4			0x1
#define XMIT_CSUM_V6			0x2
#define XMIT_CSUM_TCP			0x4
#define XMIT_GSO_V4			0x8
#define XMIT_GSO_V6			0x10

#define XMIT_CSUM			(XMIT_CSUM_V4 | XMIT_CSUM_V6)
#define XMIT_GSO			(XMIT_GSO_V4 | XMIT_GSO_V6)


605
/* stuff added to make the code fit 80Col */
606 607 608 609 610
#define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
#define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
#define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
#define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
611

612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
#define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG

#define BNX2X_IP_CSUM_ERR(cqe) \
			(!((cqe)->fast_path_cqe.status_flags & \
			   ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
			 ((cqe)->fast_path_cqe.type_error_flags & \
			  ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))

#define BNX2X_L4_CSUM_ERR(cqe) \
			(!((cqe)->fast_path_cqe.status_flags & \
			   ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
			 ((cqe)->fast_path_cqe.type_error_flags & \
			  ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))

#define BNX2X_RX_CSUM_OK(cqe) \
			(!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
628

E
Eilon Greenstein 已提交
629 630 631 632 633
#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
				(((le16_to_cpu(flags) & \
				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
				 == PRS_FLAG_OVERETH_IPV4)
634
#define BNX2X_RX_SUM_FIX(cqe) \
E
Eilon Greenstein 已提交
635
	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
636

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657

#define FP_USB_FUNC_OFF	\
			offsetof(struct cstorm_status_block_u, func)
#define FP_CSB_FUNC_OFF	\
			offsetof(struct cstorm_status_block_c, func)

#define HC_INDEX_TOE_RX_CQ_CONS		0 /* Formerly Ustorm TOE CQ index */
					  /* (HC_INDEX_U_TOE_RX_CQ_CONS)  */
#define HC_INDEX_ETH_RX_CQ_CONS		1 /* Formerly Ustorm ETH CQ index */
					  /* (HC_INDEX_U_ETH_RX_CQ_CONS)  */
#define HC_INDEX_ETH_RX_BD_CONS		2 /* Formerly Ustorm ETH BD index */
					  /* (HC_INDEX_U_ETH_RX_BD_CONS)  */

#define HC_INDEX_TOE_TX_CQ_CONS		4 /* Formerly Cstorm TOE CQ index   */
					  /* (HC_INDEX_C_TOE_TX_CQ_CONS)    */
#define HC_INDEX_ETH_TX_CQ_CONS		5 /* Formerly Cstorm ETH CQ index   */
					  /* (HC_INDEX_C_ETH_TX_CQ_CONS)    */

#define U_SB_ETH_RX_CQ_INDEX		HC_INDEX_ETH_RX_CQ_CONS
#define U_SB_ETH_RX_BD_INDEX		HC_INDEX_ETH_RX_BD_CONS
#define C_SB_ETH_TX_CQ_INDEX		HC_INDEX_ETH_TX_CQ_CONS
E
Eliezer Tamir 已提交
658

659
#define BNX2X_RX_SB_INDEX \
660
	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
E
Eliezer Tamir 已提交
661

662
#define BNX2X_TX_SB_INDEX \
663
	(&fp->sb_index_values[C_SB_ETH_TX_CQ_INDEX])
664 665 666

/* end of fast path */

667
/* common */
E
Eliezer Tamir 已提交
668

669
struct bnx2x_common {
E
Eliezer Tamir 已提交
670

671
	u32			chip_id;
E
Eliezer Tamir 已提交
672
/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
673
#define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
674

675
#define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
676 677 678
#define CHIP_NUM_57710			0x164e
#define CHIP_NUM_57711			0x164f
#define CHIP_NUM_57711E			0x1650
D
Dmitry Kravkov 已提交
679
#define CHIP_NUM_57712			0x1662
680 681 682 683 684 685 686 687 688
#define CHIP_NUM_57712_MF		0x1663
#define CHIP_NUM_57713			0x1651
#define CHIP_NUM_57713E			0x1652
#define CHIP_NUM_57800			0x168a
#define CHIP_NUM_57800_MF		0x16a5
#define CHIP_NUM_57810			0x168e
#define CHIP_NUM_57810_MF		0x16ae
#define CHIP_NUM_57840			0x168d
#define CHIP_NUM_57840_MF		0x16ab
689 690 691
#define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
#define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
#define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
D
Dmitry Kravkov 已提交
692
#define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
693 694 695 696 697 698 699
#define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
#define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
#define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
#define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
#define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
#define CHIP_IS_57840(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840)
#define CHIP_IS_57840_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_MF)
700 701
#define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
					 CHIP_IS_57711E(bp))
D
Dmitry Kravkov 已提交
702
#define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
703 704 705 706 707 708 709
					 CHIP_IS_57712_MF(bp))
#define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
					 CHIP_IS_57800_MF(bp) || \
					 CHIP_IS_57810(bp) || \
					 CHIP_IS_57810_MF(bp) || \
					 CHIP_IS_57840(bp) || \
					 CHIP_IS_57840_MF(bp))
D
Dmitry Kravkov 已提交
710
#define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
711 712 713 714 715 716 717 718
#define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
#define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))

#define CHIP_REV_SHIFT			12
#define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
#define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
#define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
#define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
719
/* assume maximum 5 revisions */
720
#define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
721 722
/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
#define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
723
					 !(CHIP_REV_VAL(bp) & 0x00001000))
724 725
/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
#define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
726
					 (CHIP_REV_VAL(bp) & 0x00001000))
727 728 729 730

#define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))

731 732
#define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
#define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
733 734 735 736 737 738 739 740 741 742
#define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
					   (CHIP_REV_SHIFT + 1)) \
						<< CHIP_REV_SHIFT)
#define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
						CHIP_REV_SIM(bp) :\
						CHIP_REV_VAL(bp))
#define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
					 (CHIP_REV(bp) == CHIP_REV_Bx))
#define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
					 (CHIP_REV(bp) == CHIP_REV_Ax))
E
Eliezer Tamir 已提交
743

744
	int			flash_size;
D
Dmitry Kravkov 已提交
745 746 747
#define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
#define BNX2X_NVRAM_TIMEOUT_COUNT		30000
#define BNX2X_NVRAM_PAGE_SIZE			256
E
Eliezer Tamir 已提交
748

749
	u32			shmem_base;
750
	u32			shmem2_base;
751
	u32			mf_cfg_base;
D
Dmitry Kravkov 已提交
752
	u32			mf2_cfg_base;
753 754

	u32			hw_config;
Y
Yaniv Rosner 已提交
755

756
	u32			bc_ver;
757 758 759

	u8			int_block;
#define INT_BLOCK_HC			0
D
Dmitry Kravkov 已提交
760 761 762 763
#define INT_BLOCK_IGU			1
#define INT_BLOCK_MODE_NORMAL		0
#define INT_BLOCK_MODE_BW_COMP		2
#define CHIP_INT_MODE_IS_NBC(bp)		\
764
			(!CHIP_IS_E1x(bp) &&	\
D
Dmitry Kravkov 已提交
765 766 767
			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))

768
	u8			chip_port_mode;
D
Dmitry Kravkov 已提交
769 770
#define CHIP_4_PORT_MODE			0x0
#define CHIP_2_PORT_MODE			0x1
771
#define CHIP_PORT_MODE_NONE			0x2
D
Dmitry Kravkov 已提交
772 773
#define CHIP_MODE(bp)			(bp->common.chip_port_mode)
#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
774
};
Y
Yaniv Rosner 已提交
775

D
Dmitry Kravkov 已提交
776 777 778
/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
#define BNX2X_IGU_STAS_MSG_VF_CNT 64
#define BNX2X_IGU_STAS_MSG_PF_CNT 4
779 780 781 782 783 784 785

/* end of common */

/* port */

struct bnx2x_port {
	u32			pmf;
Y
Yaniv Rosner 已提交
786

Y
Yaniv Rosner 已提交
787
	u32			link_config[LINK_CONFIG_SIZE];
E
Eliezer Tamir 已提交
788

Y
Yaniv Rosner 已提交
789
	u32			supported[LINK_CONFIG_SIZE];
790 791 792
/* link settings - missing defines */
#define SUPPORTED_2500baseX_Full	(1 << 15)

Y
Yaniv Rosner 已提交
793
	u32			advertising[LINK_CONFIG_SIZE];
E
Eliezer Tamir 已提交
794
/* link settings - missing defines */
795
#define ADVERTISED_2500baseX_Full	(1 << 15)
E
Eliezer Tamir 已提交
796

797
	u32			phy_addr;
Y
Yaniv Rosner 已提交
798 799 800

	/* used to synchronize phy accesses */
	struct mutex		phy_mutex;
E
Eilon Greenstein 已提交
801
	int			need_hw_lock;
Y
Yaniv Rosner 已提交
802

803
	u32			port_stx;
E
Eliezer Tamir 已提交
804

805 806
	struct nig_stats	old_nig_stats;
};
E
Eliezer Tamir 已提交
807

808 809
/* end of port */

810 811
#define STATS_OFFSET32(stat_name) \
			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Y
Yitchak Gertner 已提交
812

813 814 815 816 817 818
/* slow path */

/* slow path work-queue */
extern struct workqueue_struct *bnx2x_wq;

#define BNX2X_MAX_NUM_OF_VFS	64
819
#define BNX2X_VF_ID_INVALID	0xFF
820

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
/*
 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
 * control by the number of fast-path status blocks supported by the
 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
 * status block represents an independent interrupts context that can
 * serve a regular L2 networking queue. However special L2 queues such
 * as the FCoE queue do not require a FP-SB and other components like
 * the CNIC may consume FP-SB reducing the number of possible L2 queues
 *
 * If the maximum number of FP-SB available is X then:
 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
 *    regular L2 queues is Y=X-1
 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
 * c. If the FCoE L2 queue is supported the actual number of L2 queues
 *    is Y+1
 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
 *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
 *    FP interrupt context for the CNIC).
 * e. The number of HW context (CID count) is always X or X+1 if FCoE
 *    L2 queue is supported. the cid for the FCoE L2 queue is always X.
 */

843 844 845 846
/* fast-path interrupt contexts E1x */
#define FP_SB_MAX_E1x		16
/* fast-path interrupt contexts E2 */
#define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
847 848 849 850 851 852 853 854 855 856

/*
 * cid_cnt paramter below refers to the value returned by
 * 'bnx2x_get_l2_cid_count()' routine
 */

/*
 * The number of FP context allocated by the driver == max number of regular
 * L2 queues + 1 for the FCoE L2 queue
 */
857
#define L2_FP_COUNT(cid_cnt)	((cid_cnt) - FCOE_CONTEXT_USE)
858

V
Vladislav Zolotarov 已提交
859 860 861 862
/*
 * The number of FP-SB allocated by the driver == max number of regular L2
 * queues + 1 for the CNIC which also consumes an FP-SB
 */
863
#define FP_SB_COUNT(cid_cnt)	((cid_cnt) - CNIC_CONTEXT_USE)
V
Vladislav Zolotarov 已提交
864 865 866
#define NUM_IGU_SB_REQUIRED(cid_cnt) \
				(FP_SB_COUNT(cid_cnt) - NONE_ETH_CONTEXT_USE)

867 868 869 870 871
union cdu_context {
	struct eth_context eth;
	char pad[1024];
};

872 873 874 875 876 877 878
/* CDU host DB constants */
#define CDU_ILT_PAGE_SZ_HW	3
#define CDU_ILT_PAGE_SZ		(4096 << CDU_ILT_PAGE_SZ_HW) /* 32K */
#define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))

#ifdef BCM_CNIC
#define CNIC_ISCSI_CID_MAX	256
V
Vladislav Zolotarov 已提交
879 880
#define CNIC_FCOE_CID_MAX	2048
#define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
881 882 883
#define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
#endif

884 885
#define QM_ILT_PAGE_SZ_HW	0
#define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
886 887 888 889
#define QM_CID_ROUND		1024

#ifdef BCM_CNIC
/* TM (timers) host DB constants */
890 891
#define TM_ILT_PAGE_SZ_HW	0
#define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
892 893 894 895 896 897
/* #define TM_CONN_NUM		(CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
#define TM_CONN_NUM		1024
#define TM_ILT_SZ		(8 * TM_CONN_NUM)
#define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)

/* SRC (Searcher) host DB constants */
898 899
#define SRC_ILT_PAGE_SZ_HW	0
#define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
900 901 902 903 904
#define SRC_HASH_BITS		10
#define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
#define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
#define SRC_T2_SZ		SRC_ILT_SZ
#define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
905

906 907
#endif

908
#define MAX_DMAE_C		8
909 910 911

/* DMA memory not used in fastpath */
struct bnx2x_slowpath {
912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
	union {
		struct mac_configuration_cmd		e1x;
		struct eth_classify_rules_ramrod_data	e2;
	} mac_rdata;


	union {
		struct tstorm_eth_mac_filter_config	e1x;
		struct eth_filter_rules_ramrod_data	e2;
	} rx_mode_rdata;

	union {
		struct mac_configuration_cmd		e1;
		struct eth_multicast_rules_ramrod_data  e2;
	} mcast_rdata;

	struct eth_rss_update_ramrod_data	rss_rdata;

	/* Queue State related ramrods are always sent under rtnl_lock */
	union {
		struct client_init_ramrod_data  init_data;
		struct client_update_ramrod_data update_data;
	} q_rdata;

	union {
		struct function_start_data	func_start;
	} func_rdata;
939 940 941 942

	/* used by dmae command executer */
	struct dmae_command		dmae[MAX_DMAE_C];

Y
Yitchak Gertner 已提交
943 944 945 946 947
	u32				stats_comp;
	union mac_stats			mac_stats;
	struct nig_stats		nig_stats;
	struct host_port_stats		port_stats;
	struct host_func_stats		func_stats;
948
	struct host_func_stats		func_stats_base;
949 950 951

	u32				wb_comp;
	u32				wb_data[4];
V
Vladislav Zolotarov 已提交
952 953
	/* pfc configuration for DCBX ramrod */
	struct flow_control_configuration pfc_config;
954 955 956 957 958 959 960 961 962 963 964
};

#define bnx2x_sp(bp, var)		(&bp->slowpath->var)
#define bnx2x_sp_mapping(bp, var) \
		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))


/* attn group wiring */
#define MAX_DYNAMIC_ATTN_GRPS		8

struct attn_route {
965
	u32 sig[5];
966 967
};

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
struct iro {
	u32 base;
	u16 m1;
	u16 m2;
	u16 m3;
	u16 size;
};

struct hw_context {
	union cdu_context *vcxt;
	dma_addr_t cxt_mapping;
	size_t size;
};

/* forward */
struct bnx2x_ilt;

985 986

enum bnx2x_recovery_state {
987 988 989
	BNX2X_RECOVERY_DONE,
	BNX2X_RECOVERY_INIT,
	BNX2X_RECOVERY_WAIT,
990 991
	BNX2X_RECOVERY_FAILED
};
992

993
/*
994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
 * Event queue (EQ or event ring) MC hsi
 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
 */
#define NUM_EQ_PAGES		1
#define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
#define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
#define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
#define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
#define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)

/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
#define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)

/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
#define EQ_DESC(x)		((x) & EQ_DESC_MASK)

#define BNX2X_EQ_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_EQ_CONS])

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
/* This is a data that will be used to create a link report message.
 * We will keep the data used for the last link report in order
 * to prevent reporting the same link parameters twice.
 */
struct bnx2x_link_report_data {
	u16 line_speed;			/* Effective line speed */
	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
};

enum {
	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
	BNX2X_LINK_REPORT_LINK_DOWN,
	BNX2X_LINK_REPORT_RX_FC_ON,
	BNX2X_LINK_REPORT_TX_FC_ON,
};

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
enum {
	BNX2X_PORT_QUERY_IDX,
	BNX2X_PF_QUERY_IDX,
	BNX2X_FIRST_QUEUE_QUERY_IDX,
};

struct bnx2x_fw_stats_req {
	struct stats_query_header hdr;
	struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
};

struct bnx2x_fw_stats_data {
	struct stats_counter	storm_counters;
	struct per_port_stats	port;
	struct per_pf_stats	pf;
	struct per_queue_stats  queue_stats[1];
};

1049 1050 1051 1052
struct bnx2x {
	/* Fields used in the tx and intr/napi performance paths
	 * are grouped together in the beginning of the structure
	 */
1053
	struct bnx2x_fastpath	*fp;
1054 1055
	void __iomem		*regview;
	void __iomem		*doorbells;
1056
	u16			db_size;
1057

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	u8			pf_num;	/* absolute PF number */
	u8			pfid;	/* per-path PF number */
	int			base_fw_ndsb; /**/
#define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
#define BP_PORT(bp)			(bp->pfid & 1)
#define BP_FUNC(bp)			(bp->pfid)
#define BP_ABS_FUNC(bp)			(bp->pf_num)
#define BP_E1HVN(bp)			(bp->pfid >> 1)
#define BP_VN(bp)			(BP_E1HVN(bp)) /*remove when approved*/
#define BP_L_ID(bp)			(BP_E1HVN(bp) << 2)
#define BP_FW_MB_IDX(bp)		(BP_PORT(bp) +\
					 BP_VN(bp) * (CHIP_IS_E1x(bp) ? 2  : 1))

1071 1072 1073
	struct net_device	*dev;
	struct pci_dev		*pdev;

1074
	const struct iro	*iro_arr;
1075 1076
#define IRO (bp->iro_arr)

1077
	enum bnx2x_recovery_state recovery_state;
1078
	int			is_leader;
1079
	struct msix_entry	*msix_table;
1080 1081 1082

	int			tx_ring_size;

1083 1084
/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
#define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1085 1086 1087
#define ETH_MIN_PACKET_SIZE		60
#define ETH_MAX_PACKET_SIZE		1500
#define ETH_MAX_JUMBO_PACKET_SIZE	9600
E
Eliezer Tamir 已提交
1088

E
Eilon Greenstein 已提交
1089 1090 1091
	/* Max supported alignment is 256 (8 shift) */
#define BNX2X_RX_ALIGN_SHIFT		((L1_CACHE_SHIFT < 8) ? \
					 L1_CACHE_SHIFT : 8)
1092 1093
	/* FW use 2 Cache lines Alignment for start packet and size  */
#define BNX2X_FW_RX_ALIGN		(2 << BNX2X_RX_ALIGN_SHIFT)
1094
#define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
E
Eilon Greenstein 已提交
1095

1096 1097 1098 1099
	struct host_sp_status_block *def_status_blk;
#define DEF_SB_IGU_ID			16
#define DEF_SB_ID			HC_SP_SB_ID
	__le16			def_idx;
1100
	__le16			def_att_idx;
1101 1102 1103 1104 1105 1106 1107 1108 1109
	u32			attn_state;
	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];

	/* slow path ring */
	struct eth_spe		*spq;
	dma_addr_t		spq_mapping;
	u16			spq_prod_idx;
	struct eth_spe		*spq_prod_bd;
	struct eth_spe		*spq_last_bd;
1110
	__le16			*dsb_sp_prod;
1111
	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
1112 1113 1114
	/* used to synchronize spq accesses */
	spinlock_t		spq_lock;

1115 1116 1117 1118 1119 1120
	/* event queue */
	union event_ring_elem	*eq_ring;
	dma_addr_t		eq_mapping;
	u16			eq_prod;
	u16			eq_cons;
	__le16			*eq_cons_sb;
1121
	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1122

1123 1124 1125 1126 1127 1128


	/* Counter for marking that there is a STAT_QUERY ramrod pending */
	u16			stats_pending;
	/*  Counter for completed statistics ramrods */
	u16			stats_comp;
1129

E
Eilon Greenstein 已提交
1130
	/* End of fields used in the performance code paths */
1131 1132

	int			panic;
1133
	int			msg_enable;
1134 1135

	u32			flags;
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
#define PCIX_FLAG			(1 << 0)
#define PCI_32BIT_FLAG			(1 << 1)
#define ONE_PORT_FLAG			(1 << 2)
#define NO_WOL_FLAG			(1 << 3)
#define USING_DAC_FLAG			(1 << 4)
#define USING_MSIX_FLAG			(1 << 5)
#define USING_MSI_FLAG			(1 << 6)
#define DISABLE_MSI_FLAG		(1 << 7)
#define TPA_ENABLE_FLAG			(1 << 8)
#define NO_MCP_FLAG			(1 << 9)

1147
#define BP_NOMCP(bp)			(bp->flags & NO_MCP_FLAG)
1148 1149 1150 1151 1152
#define MF_FUNC_DIS			(1 << 11)
#define OWN_CNIC_IRQ			(1 << 12)
#define NO_ISCSI_OOO_FLAG		(1 << 13)
#define NO_ISCSI_FLAG			(1 << 14)
#define NO_FCOE_FLAG			(1 << 15)
V
Vladislav Zolotarov 已提交
1153

1154 1155
#define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
#define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1156
#define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
1157

1158 1159
	int			pm_cap;
	int			pcie_cap;
1160
	int			mrrs;
1161

1162
	struct delayed_work	sp_task;
1163
	struct delayed_work	reset_task;
1164 1165

	struct delayed_work	period_task;
1166 1167 1168 1169 1170 1171 1172 1173 1174
	struct timer_list	timer;
	int			current_interval;

	u16			fw_seq;
	u16			fw_drv_pulse_wr_seq;
	u32			func_stx;

	struct link_params	link_params;
	struct link_vars	link_vars;
1175 1176 1177
	u32			link_cnt;
	struct bnx2x_link_report_data last_reported_link;

E
Eilon Greenstein 已提交
1178
	struct mdio_if_info	mdio;
E
Eliezer Tamir 已提交
1179

1180 1181 1182
	struct bnx2x_common	common;
	struct bnx2x_port	port;

E
Eilon Greenstein 已提交
1183 1184
	struct cmng_struct_per_port cmng;
	u32			vn_weight_sum;
D
Dmitry Kravkov 已提交
1185 1186
	u32			mf_config[E1HVN_MAX];
	u32			mf2_config[E2_FUNC_MAX];
1187
	u32			path_has_ovlan; /* E3 */
D
Dmitry Kravkov 已提交
1188 1189
	u16			mf_ov;
	u8			mf_mode;
D
Dmitry Kravkov 已提交
1190
#define IS_MF(bp)		(bp->mf_mode != 0)
1191 1192
#define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
#define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
E
Eliezer Tamir 已提交
1193

E
Eliezer Tamir 已提交
1194 1195
	u8			wol;

1196
	int			rx_ring_size;
E
Eliezer Tamir 已提交
1197

1198 1199 1200 1201
	u16			tx_quick_cons_trip_int;
	u16			tx_quick_cons_trip;
	u16			tx_ticks_int;
	u16			tx_ticks;
E
Eliezer Tamir 已提交
1202

1203 1204 1205 1206
	u16			rx_quick_cons_trip_int;
	u16			rx_quick_cons_trip;
	u16			rx_ticks_int;
	u16			rx_ticks;
V
Vladislav Zolotarov 已提交
1207 1208
/* Maximal coalescing timeout in us */
#define BNX2X_MAX_COALESCE_TOUT		(0xf0*12)
E
Eliezer Tamir 已提交
1209

1210
	u32			lin_cnt;
E
Eliezer Tamir 已提交
1211

1212
	u16			state;
E
Eilon Greenstein 已提交
1213
#define BNX2X_STATE_CLOSED		0
1214 1215
#define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
#define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
E
Eliezer Tamir 已提交
1216
#define BNX2X_STATE_OPEN		0x3000
1217
#define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
E
Eliezer Tamir 已提交
1218
#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1219

1220 1221
#define BNX2X_STATE_DIAG		0xe000
#define BNX2X_STATE_ERROR		0xf000
E
Eliezer Tamir 已提交
1222

E
Eilon Greenstein 已提交
1223
	int			multi_mode;
1224
	int			num_queues;
1225
	int			disable_tpa;
1226

1227 1228 1229 1230 1231 1232
	u32			rx_mode;
#define BNX2X_RX_MODE_NONE		0
#define BNX2X_RX_MODE_NORMAL		1
#define BNX2X_RX_MODE_ALLMULTI		2
#define BNX2X_RX_MODE_PROMISC		3
#define BNX2X_MAX_MULTICAST		64
E
Eliezer Tamir 已提交
1233

1234 1235 1236
	u8			igu_dsb_id;
	u8			igu_base_sb;
	u8			igu_sb_cnt;
1237
	dma_addr_t		def_status_blk_mapping;
E
Eliezer Tamir 已提交
1238

1239 1240
	struct bnx2x_slowpath	*slowpath;
	dma_addr_t		slowpath_mapping;
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267

	/* Total number of FW statistics requests */
	u8			fw_stats_num;

	/*
	 * This is a memory buffer that will contain both statistics
	 * ramrod request and data.
	 */
	void			*fw_stats;
	dma_addr_t		fw_stats_mapping;

	/*
	 * FW statistics request shortcut (points at the
	 * beginning of fw_stats buffer).
	 */
	struct bnx2x_fw_stats_req	*fw_stats_req;
	dma_addr_t			fw_stats_req_mapping;
	int				fw_stats_req_sz;

	/*
	 * FW statistics data shortcut (points at the begining of
	 * fw_stats buffer + fw_stats_req_sz).
	 */
	struct bnx2x_fw_stats_data	*fw_stats_data;
	dma_addr_t			fw_stats_data_mapping;
	int				fw_stats_data_sz;

1268 1269 1270 1271
	struct hw_context	context;

	struct bnx2x_ilt	*ilt;
#define BP_ILT(bp)		((bp)->ilt)
1272
#define ILT_MAX_LINES		256
1273 1274 1275 1276 1277 1278 1279

	int			l2_cid_count;
#define L2_ILT_LINES(bp)	(DIV_ROUND_UP((bp)->l2_cid_count, \
				 ILT_PAGE_CIDS))
#define BNX2X_DB_SIZE(bp)	((bp)->l2_cid_count * (1 << BNX2X_DB_SHIFT))

	int			qm_cid_count;
E
Eliezer Tamir 已提交
1280

1281 1282
	int			dropless_fc;

1283 1284 1285 1286 1287
#ifdef BCM_CNIC
	u32			cnic_flags;
#define BNX2X_CNIC_FLAG_MAC_SET		1
	void			*t2;
	dma_addr_t		t2_mapping;
1288
	struct cnic_ops	__rcu	*cnic_ops;
1289 1290 1291
	void			*cnic_data;
	u32			cnic_tag;
	struct cnic_eth_dev	cnic_eth_dev;
1292
	union host_hc_status_block cnic_sb;
1293 1294 1295 1296 1297 1298 1299
	dma_addr_t		cnic_sb_mapping;
	struct eth_spe		*cnic_kwq;
	struct eth_spe		*cnic_kwq_prod;
	struct eth_spe		*cnic_kwq_cons;
	struct eth_spe		*cnic_kwq_last;
	u16			cnic_kwq_pending;
	u16			cnic_spq_pending;
V
Vladislav Zolotarov 已提交
1300
	u8			fip_mac[ETH_ALEN];
1301 1302 1303 1304 1305
	struct mutex		cnic_mutex;
	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;

	/* Start index of the "special" (CNIC related) L2 cleints */
	u8				cnic_base_cl_id;
1306 1307
#endif

1308 1309
	int			dmae_ready;
	/* used to synchronize dmae accesses */
1310
	spinlock_t		dmae_lock;
1311

E
Eilon Greenstein 已提交
1312 1313 1314
	/* used to protect the FW mail box */
	struct mutex		fw_mb_mutex;

Y
Yitchak Gertner 已提交
1315 1316
	/* used to synchronize stats collecting */
	int			stats_state;
1317 1318 1319 1320

	/* used for synchronization of concurrent threads statistics handling */
	spinlock_t		stats_lock;

Y
Yitchak Gertner 已提交
1321 1322 1323
	/* used by dmae command loader */
	struct dmae_command	stats_dmae;
	int			executer_idx;
1324

Y
Yitchak Gertner 已提交
1325 1326 1327 1328 1329 1330 1331
	u16			stats_counter;
	struct bnx2x_eth_stats	eth_stats;

	struct z_stream_s	*strm;
	void			*gunzip_buf;
	dma_addr_t		gunzip_mapping;
	int			gunzip_outlen;
1332
#define FW_BUF_SIZE			0x8000
1333 1334 1335
#define GUNZIP_BUF(bp)			(bp->gunzip_buf)
#define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
#define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
E
Eliezer Tamir 已提交
1336

1337
	struct raw_op		*init_ops;
1338
	/* Init blocks offsets inside init_ops */
1339
	u16			*init_ops_offsets;
1340
	/* Data blob - has 32 bit granularity */
1341
	u32			*init_data;
1342 1343
	u32			init_mode_flags;
#define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
1344
	/* Zipped PRAM blobs - raw data */
1345 1346 1347 1348 1349 1350 1351 1352
	const u8		*tsem_int_table_data;
	const u8		*tsem_pram_data;
	const u8		*usem_int_table_data;
	const u8		*usem_pram_data;
	const u8		*xsem_int_table_data;
	const u8		*xsem_pram_data;
	const u8		*csem_int_table_data;
	const u8		*csem_pram_data;
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
#define INIT_OPS(bp)			(bp->init_ops)
#define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
#define INIT_DATA(bp)			(bp->init_data)
#define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
#define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
#define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
#define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
#define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
#define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
#define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
#define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)

1365
#define PHY_FW_VER_LEN			20
1366
	char			fw_ver[32];
1367
	const struct firmware	*firmware;
1368

V
Vladislav Zolotarov 已提交
1369 1370 1371
	/* LLDP params */
	struct bnx2x_config_lldp_params		lldp_config_params;

S
Shmulik Ravid 已提交
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
	/* DCB support on/off */
	u16 dcb_state;
#define BNX2X_DCB_STATE_OFF			0
#define BNX2X_DCB_STATE_ON			1

	/* DCBX engine mode */
	int dcbx_enabled;
#define BNX2X_DCBX_ENABLED_OFF			0
#define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
#define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
#define BNX2X_DCBX_ENABLED_INVALID		(-1)

	bool dcbx_mode_uset;

V
Vladislav Zolotarov 已提交
1386 1387 1388 1389
	struct bnx2x_config_dcbx_params		dcbx_config_params;
	struct bnx2x_dcbx_port_params		dcbx_port_params;
	int					dcb_version;

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	/* CAM credit pools */
	struct bnx2x_credit_pool_obj		macs_pool;

	/* RX_MODE object */
	struct bnx2x_rx_mode_obj		rx_mode_obj;

	/* MCAST object */
	struct bnx2x_mcast_obj			mcast_obj;

	/* RSS configuration object */
	struct bnx2x_rss_config_obj		rss_conf_obj;

	/* Function State controlling object */
	struct bnx2x_func_sp_obj		func_obj;

	unsigned long				sp_state;

	/* DCBX Negotation results */
V
Vladislav Zolotarov 已提交
1408 1409
	struct dcbx_features			dcbx_local_feat;
	u32					dcbx_error;
1410

1411 1412 1413 1414
#ifdef BCM_DCBNL
	struct dcbx_features			dcbx_remote_feat;
	u32					dcbx_remote_flags;
#endif
1415
	u32					pending_max;
E
Eliezer Tamir 已提交
1416 1417
};

1418 1419
/* Tx queues may be less or equal to Rx queues */
extern int num_queues;
1420
#define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
V
Vladislav Zolotarov 已提交
1421 1422
#define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NONE_ETH_CONTEXT_USE)

1423
#define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
1424

D
Dmitry Kravkov 已提交
1425
#define BNX2X_MAX_QUEUES(bp)	(bp->igu_sb_cnt - CNIC_CONTEXT_USE)
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439

#define RSS_IPV4_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY

#define RSS_IPV4_TCP_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY

#define RSS_IPV6_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY

#define RSS_IPV6_TCP_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY

/* func init flags */
1440 1441 1442 1443 1444 1445
#define FUNC_FLG_RSS		0x0001
#define FUNC_FLG_STATS		0x0002
/* removed  FUNC_FLG_UNMATCHED	0x0004 */
#define FUNC_FLG_TPA		0x0008
#define FUNC_FLG_SPQ		0x0010
#define FUNC_FLG_LEADING	0x0020	/* PF only */
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458


struct bnx2x_func_init_params {
	/* dma */
	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */

	u16		func_flgs;
	u16		func_id;	/* abs fid */
	u16		pf_id;
	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
};

V
Vladislav Zolotarov 已提交
1459
#define for_each_eth_queue(bp, var) \
1460
	for (var = 0; var < BNX2X_NUM_ETH_QUEUES(bp); var++)
V
Vladislav Zolotarov 已提交
1461 1462

#define for_each_nondefault_eth_queue(bp, var) \
1463
	for (var = 1; var < BNX2X_NUM_ETH_QUEUES(bp); var++)
V
Vladislav Zolotarov 已提交
1464

E
Eilon Greenstein 已提交
1465
#define for_each_queue(bp, var) \
V
Vladislav Zolotarov 已提交
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
		if (skip_queue(bp, var))	\
			continue;		\
		else

#define for_each_rx_queue(bp, var) \
	for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
		if (skip_rx_queue(bp, var))	\
			continue;		\
		else

#define for_each_tx_queue(bp, var) \
	for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++) \
		if (skip_tx_queue(bp, var))	\
			continue;		\
		else

1483
#define for_each_nondefault_queue(bp, var) \
V
Vladislav Zolotarov 已提交
1484 1485 1486 1487
	for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++) \
		if (skip_queue(bp, var))	\
			continue;		\
		else
1488

V
Vladislav Zolotarov 已提交
1489
/* skip rx queue
1490
 * if FCOE l2 support is disabled and this is the fcoe L2 queue
V
Vladislav Zolotarov 已提交
1491 1492 1493 1494
 */
#define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))

/* skip tx queue
1495
 * if FCOE l2 support is disabled and this is the fcoe L2 queue
V
Vladislav Zolotarov 已提交
1496 1497 1498 1499
 */
#define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))

#define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1500

D
Dmitry Kravkov 已提交
1501

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557


/**
 * bnx2x_set_mac_one - configure a single MAC address
 *
 * @bp:			driver handle
 * @mac:		MAC to configure
 * @obj:		MAC object handle
 * @set:		if 'true' add a new MAC, otherwise - delete
 * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
 * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
 *
 * Configures one MAC according to provided parameters or continues the
 * execution of previously scheduled commands if RAMROD_CONT is set in
 * ramrod_flags.
 *
 * Returns zero if operation has successfully completed, a positive value if the
 * operation has been successfully scheduled and a negative - if a requested
 * operations has failed.
 */
int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
		      struct bnx2x_vlan_mac_obj *obj, bool set,
		      int mac_type, unsigned long *ramrod_flags);
/**
 * Deletes all MACs configured for the specific MAC object.
 *
 * @param bp Function driver instance
 * @param mac_obj MAC object to cleanup
 *
 * @return zero if all MACs were cleaned
 */

/**
 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
 *
 * @bp:			driver handle
 * @mac_obj:		MAC object handle
 * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
 * @wait_for_comp:	if 'true' block until completion
 *
 * Deletes all MACs of the specific type (e.g. ETH, UC list).
 *
 * Returns zero if operation has successfully completed, a positive value if the
 * operation has been successfully scheduled and a negative - if a requested
 * operations has failed.
 */
int bnx2x_del_all_macs(struct bnx2x *bp,
		       struct bnx2x_vlan_mac_obj *mac_obj,
		       int mac_type, bool wait_for_comp);

/* Init Function API  */
void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1558 1559
void bnx2x_read_mf_cfg(struct bnx2x *bp);

1560

D
Dmitry Kravkov 已提交
1561
/* dmae */
Y
Yaniv Rosner 已提交
1562 1563 1564
void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
		      u32 len32);
D
Dmitry Kravkov 已提交
1565 1566 1567 1568 1569 1570 1571
void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
		      bool with_comp, u8 comp_type);


1572 1573
void bnx2x_calc_fc_adv(struct bnx2x *bp);
int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1574
		  u32 data_hi, u32 data_lo, int cmd_type);
1575
void bnx2x_update_coalesce(struct bnx2x *bp);
Y
Yaniv Rosner 已提交
1576
int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
D
Dmitry Kravkov 已提交
1577

1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
			   int wait)
{
	u32 val;

	do {
		val = REG_RD(bp, reg);
		if (val == expected)
			break;
		ms -= wait;
		msleep(wait);

	} while (ms > 0);

	return val;
}
D
Dmitry Kravkov 已提交
1594

1595 1596
#define BNX2X_ILT_ZALLOC(x, y, size) \
	do { \
1597
		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
1598 1599 1600 1601 1602 1603 1604
		if (x) \
			memset(x, 0, size); \
	} while (0)

#define BNX2X_ILT_FREE(x, y, size) \
	do { \
		if (x) { \
1605
			dma_free_coherent(&bp->pdev->dev, size, x, y); \
1606 1607 1608 1609 1610 1611 1612 1613 1614
			x = NULL; \
			y = 0; \
		} \
	} while (0)

#define ILOG2(x)	(ilog2((x)))

#define ILT_NUM_PAGE_ENTRIES	(3072)
/* In 57710/11 we use whole table since we have 8 func
D
Dmitry Kravkov 已提交
1615 1616
 * In 57712 we have only 4 func, but use same size per func, then only half of
 * the table in use
1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
 */
#define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)

#define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
/*
 * the phys address is shifted right 12 bits and has an added
 * 1=valid bit added to the 53rd bit
 * then since this is a wide register(TM)
 * we split it into two 32 bit writes
 */
#define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
#define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
1629 1630 1631 1632 1633 1634 1635

/* load/unload mode */
#define LOAD_NORMAL			0
#define LOAD_OPEN			1
#define LOAD_DIAG			2
#define UNLOAD_NORMAL			0
#define UNLOAD_CLOSE			1
D
Dmitry Kravkov 已提交
1636
#define UNLOAD_RECOVERY			2
1637

Y
Yitchak Gertner 已提交
1638

1639
/* DMAE command defines */
D
Dmitry Kravkov 已提交
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
#define DMAE_TIMEOUT			-1
#define DMAE_PCI_ERROR			-2	/* E2 and onward */
#define DMAE_NOT_RDY			-3
#define DMAE_PCI_ERR_FLAG		0x80000000

#define DMAE_SRC_PCI			0
#define DMAE_SRC_GRC			1

#define DMAE_DST_NONE			0
#define DMAE_DST_PCI			1
#define DMAE_DST_GRC			2

#define DMAE_COMP_PCI			0
#define DMAE_COMP_GRC			1

/* E2 and onward - PCI error handling in the completion */

#define DMAE_COMP_REGULAR		0
#define DMAE_COM_SET_ERR		1
1659

D
Dmitry Kravkov 已提交
1660 1661 1662 1663
#define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
						DMAE_COMMAND_SRC_SHIFT)
#define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
						DMAE_COMMAND_SRC_SHIFT)
1664

D
Dmitry Kravkov 已提交
1665 1666 1667 1668 1669 1670 1671 1672 1673
#define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
						DMAE_COMMAND_DST_SHIFT)
#define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
						DMAE_COMMAND_DST_SHIFT)

#define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
						DMAE_COMMAND_C_DST_SHIFT)
#define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
						DMAE_COMMAND_C_DST_SHIFT)
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688

#define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE

#define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)

#define DMAE_CMD_PORT_0			0
#define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT

#define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
#define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
#define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT

D
Dmitry Kravkov 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697
#define DMAE_SRC_PF			0
#define DMAE_SRC_VF			1

#define DMAE_DST_PF			0
#define DMAE_DST_VF			1

#define DMAE_C_SRC			0
#define DMAE_C_DST			1

1698
#define DMAE_LEN32_RD_MAX		0x80
1699
#define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
1700

D
Dmitry Kravkov 已提交
1701 1702
#define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
							indicates eror */
1703 1704

#define MAX_DMAE_C_PER_PORT		8
1705
#define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
1706
					 BP_E1HVN(bp))
1707
#define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
1708 1709
					 E1HVN_MAX)

E
Eliezer Tamir 已提交
1710 1711 1712 1713 1714
/* PCIE link and speed */
#define PCICFG_LINK_WIDTH		0x1f00000
#define PCICFG_LINK_WIDTH_SHIFT		20
#define PCICFG_LINK_SPEED		0xf0000
#define PCICFG_LINK_SPEED_SHIFT		16
E
Eliezer Tamir 已提交
1715

Y
Yitchak Gertner 已提交
1716

1717
#define BNX2X_NUM_TESTS			7
Y
Yitchak Gertner 已提交
1718

E
Eilon Greenstein 已提交
1719 1720 1721 1722
#define BNX2X_PHY_LOOPBACK		0
#define BNX2X_MAC_LOOPBACK		1
#define BNX2X_PHY_LOOPBACK_FAILED	1
#define BNX2X_MAC_LOOPBACK_FAILED	2
Y
Yitchak Gertner 已提交
1723 1724
#define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
					 BNX2X_PHY_LOOPBACK_FAILED)
E
Eliezer Tamir 已提交
1725

1726 1727 1728

#define STROM_ASSERT_ARRAY_SIZE		50

E
Eliezer Tamir 已提交
1729

1730
/* must be used on a CID before placing it on a HW ring */
1731
#define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
1732 1733
					 (BP_E1HVN(bp) << BNX2X_SWCID_SHIFT) | \
					 (x))
1734 1735 1736 1737 1738

#define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
#define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)


1739
#define BNX2X_BTR			4
1740
#define MAX_SPQ_PENDING			8
E
Eliezer Tamir 已提交
1741

1742 1743 1744
/* CMNG constants, as derived from system spec calculations */
/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
#define DEF_MIN_RATE					100
D
Dmitry Kravkov 已提交
1745 1746
/* resolution of the rate shaping timer - 400 usec */
#define RS_PERIODIC_TIMEOUT_USEC			400
1747
/* number of bytes in single QM arbitration cycle -
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
 * coefficient for calculating the fairness timer */
#define QM_ARB_BYTES					160000
/* resolution of Min algorithm 1:100 */
#define MIN_RES						100
/* how many bytes above threshold for the minimal credit of Min algorithm*/
#define MIN_ABOVE_THRESH				32768
/* Fairness algorithm integration time coefficient -
 * for calculating the actual Tfair */
#define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
/* Memory of fairness algorithm . 2 cycles */
#define FAIR_MEM					2
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774


#define ATTN_NIG_FOR_FUNC		(1L << 8)
#define ATTN_SW_TIMER_4_FUNC		(1L << 9)
#define GPIO_2_FUNC			(1L << 10)
#define GPIO_3_FUNC			(1L << 11)
#define GPIO_4_FUNC			(1L << 12)
#define ATTN_GENERAL_ATTN_1		(1L << 13)
#define ATTN_GENERAL_ATTN_2		(1L << 14)
#define ATTN_GENERAL_ATTN_3		(1L << 15)
#define ATTN_GENERAL_ATTN_4		(1L << 13)
#define ATTN_GENERAL_ATTN_5		(1L << 14)
#define ATTN_GENERAL_ATTN_6		(1L << 15)

#define ATTN_HARD_WIRED_MASK		0xff00
#define ATTENTION_ID			4
E
Eliezer Tamir 已提交
1775 1776


1777 1778 1779 1780 1781
/* stuff added to make the code fit 80Col */

#define BNX2X_PMF_LINK_ASSERT \
	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))

E
Eliezer Tamir 已提交
1782 1783 1784 1785 1786 1787 1788 1789 1790
#define BNX2X_MC_ASSERT_BITS \
	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))

#define BNX2X_MCP_ASSERT \
	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)

1791 1792 1793 1794 1795 1796 1797 1798
#define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
#define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))

E
Eliezer Tamir 已提交
1799 1800 1801 1802
#define HW_INTERRUT_ASSERT_SET_0 \
				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
1803
				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
1804
#define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
E
Eliezer Tamir 已提交
1805 1806 1807
				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
1808 1809 1810
				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
E
Eliezer Tamir 已提交
1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
#define HW_INTERRUT_ASSERT_SET_1 \
				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
1823
#define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
E
Eliezer Tamir 已提交
1824
				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
1825
				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
E
Eliezer Tamir 已提交
1826
				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
1827
				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
E
Eliezer Tamir 已提交
1828
				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
1829
				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
1830
				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
1831
			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
E
Eliezer Tamir 已提交
1832 1833
				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
1834
				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
E
Eliezer Tamir 已提交
1835 1836
				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
1837 1838
				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
E
Eliezer Tamir 已提交
1839 1840 1841 1842 1843 1844
#define HW_INTERRUT_ASSERT_SET_2 \
				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
1845
#define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
E
Eliezer Tamir 已提交
1846 1847 1848 1849
				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
1850
				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
E
Eliezer Tamir 已提交
1851 1852 1853
				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)

1854 1855 1856 1857
#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
E
Eliezer Tamir 已提交
1858

1859
#define RSS_FLAGS(bp) \
1860 1861 1862 1863
		(TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
		 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
		 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
		 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
E
Eilon Greenstein 已提交
1864 1865
		 (bp->multi_mode << \
		  TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
1866
#define MULTI_MASK			0x7f
E
Eliezer Tamir 已提交
1867

1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891

#define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
#define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
#define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
#define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)

#define DEF_USB_IGU_INDEX_OFF \
			offsetof(struct cstorm_def_status_block_u, igu_index)
#define DEF_CSB_IGU_INDEX_OFF \
			offsetof(struct cstorm_def_status_block_c, igu_index)
#define DEF_XSB_IGU_INDEX_OFF \
			offsetof(struct xstorm_def_status_block, igu_index)
#define DEF_TSB_IGU_INDEX_OFF \
			offsetof(struct tstorm_def_status_block, igu_index)

#define DEF_USB_SEGMENT_OFF \
			offsetof(struct cstorm_def_status_block_u, segment)
#define DEF_CSB_SEGMENT_OFF \
			offsetof(struct cstorm_def_status_block_c, segment)
#define DEF_XSB_SEGMENT_OFF \
			offsetof(struct xstorm_def_status_block, segment)
#define DEF_TSB_SEGMENT_OFF \
			offsetof(struct tstorm_def_status_block, segment)

E
Eliezer Tamir 已提交
1892
#define BNX2X_SP_DSB_INDEX \
1893 1894
		(&bp->def_status_blk->sp_sb.\
					index_values[HC_SP_INDEX_ETH_DEF_CONS])
D
Dmitry Kravkov 已提交
1895

1896 1897 1898 1899 1900
#define SET_FLAG(value, mask, flag) \
	do {\
		(value) &= ~(mask);\
		(value) |= ((flag) << (mask##_SHIFT));\
	} while (0)
E
Eliezer Tamir 已提交
1901

1902
#define GET_FLAG(value, mask) \
1903
	(((value) & (mask)) >> (mask##_SHIFT))
E
Eliezer Tamir 已提交
1904

D
Dmitry Kravkov 已提交
1905 1906 1907
#define GET_FIELD(value, fname) \
	(((value) & (fname##_MASK)) >> (fname##_SHIFT))

E
Eliezer Tamir 已提交
1908
#define CAM_IS_INVALID(x) \
1909 1910 1911
	(GET_FLAG(x.flags, \
	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
	(T_ETH_MAC_COMMAND_INVALIDATE))
E
Eliezer Tamir 已提交
1912

1913 1914 1915 1916
/* Number of u32 elements in MC hash array */
#define MC_HASH_SIZE			8
#define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
E
Eliezer Tamir 已提交
1917 1918


1919 1920 1921 1922
#ifndef PXP2_REG_PXP2_INT_STS
#define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
#endif

D
Dmitry Kravkov 已提交
1923 1924 1925
#ifndef ETH_MAX_RX_CLIENTS_E2
#define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
#endif
D
Dmitry Kravkov 已提交
1926

1927 1928 1929
#define BNX2X_VPD_LEN			128
#define VENDOR_ID_LEN			4

1930 1931 1932 1933 1934 1935 1936 1937
/* Congestion management fairness mode */
#define CMNG_FNS_NONE		0
#define CMNG_FNS_MINMAX		1

#define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
#define HC_SEG_ACCESS_ATTN		4
#define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/

1938 1939 1940 1941 1942 1943
static const u32 dmae_reg_go_c[] = {
	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
};
1944

1945
void bnx2x_set_ethtool_ops(struct net_device *netdev);
1946
void bnx2x_notify_link_changed(struct bnx2x *bp);
E
Eliezer Tamir 已提交
1947
#endif /* bnx2x.h */