at91rm9200_devices.c 27.5 KB
Newer Older
1
/*
2
 * arch/arm/mach-at91/at91rm9200_devices.c
3 4 5 6 7 8 9 10 11 12 13 14 15
 *
 *  Copyright (C) 2005 Thibaut VARENE <varenet@parisc-linux.org>
 *  Copyright (C) 2005 David Brownell
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 */
#include <asm/mach/arch.h>
#include <asm/mach/map.h>

16
#include <linux/dma-mapping.h>
17
#include <linux/platform_device.h>
18
#include <linux/i2c-gpio.h>
19 20

#include <asm/arch/board.h>
21
#include <asm/arch/gpio.h>
22 23
#include <asm/arch/at91rm9200.h>
#include <asm/arch/at91rm9200_mc.h>
24

25 26
#include "generic.h"

27 28 29 30 31 32

/* --------------------------------------------------------------------
 *  USB Host
 * -------------------------------------------------------------------- */

#if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
33
static u64 ohci_dmamask = DMA_BIT_MASK(32);
34 35
static struct at91_usbh_data usbh_data;

36
static struct resource usbh_resources[] = {
37
	[0] = {
38 39
		.start	= AT91RM9200_UHP_BASE,
		.end	= AT91RM9200_UHP_BASE + SZ_1M - 1,
40 41 42
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
43 44
		.start	= AT91RM9200_ID_UHP,
		.end	= AT91RM9200_ID_UHP,
45 46 47 48 49
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device at91rm9200_usbh_device = {
50
	.name		= "at91_ohci",
51 52 53
	.id		= -1,
	.dev		= {
				.dma_mask		= &ohci_dmamask,
54
				.coherent_dma_mask	= DMA_BIT_MASK(32),
55 56
				.platform_data		= &usbh_data,
	},
57 58
	.resource	= usbh_resources,
	.num_resources	= ARRAY_SIZE(usbh_resources),
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
};

void __init at91_add_device_usbh(struct at91_usbh_data *data)
{
	if (!data)
		return;

	usbh_data = *data;
	platform_device_register(&at91rm9200_usbh_device);
}
#else
void __init at91_add_device_usbh(struct at91_usbh_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  USB Device (Gadget)
 * -------------------------------------------------------------------- */

#ifdef CONFIG_USB_GADGET_AT91
static struct at91_udc_data udc_data;

81
static struct resource udc_resources[] = {
82
	[0] = {
83 84
		.start	= AT91RM9200_BASE_UDP,
		.end	= AT91RM9200_BASE_UDP + SZ_16K - 1,
85
		.flags	= IORESOURCE_MEM,
86 87
	},
	[1] = {
88 89
		.start	= AT91RM9200_ID_UDP,
		.end	= AT91RM9200_ID_UDP,
90 91
		.flags	= IORESOURCE_IRQ,
	},
92 93 94 95 96 97 98 99
};

static struct platform_device at91rm9200_udc_device = {
	.name		= "at91_udc",
	.id		= -1,
	.dev		= {
				.platform_data		= &udc_data,
	},
100 101
	.resource	= udc_resources,
	.num_resources	= ARRAY_SIZE(udc_resources),
102 103 104 105 106 107 108 109 110 111 112
};

void __init at91_add_device_udc(struct at91_udc_data *data)
{
	if (!data)
		return;

	if (data->vbus_pin) {
		at91_set_gpio_input(data->vbus_pin, 0);
		at91_set_deglitch(data->vbus_pin, 1);
	}
113
	if (data->pullup_pin)
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
		at91_set_gpio_output(data->pullup_pin, 0);

	udc_data = *data;
	platform_device_register(&at91rm9200_udc_device);
}
#else
void __init at91_add_device_udc(struct at91_udc_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  Ethernet
 * -------------------------------------------------------------------- */

#if defined(CONFIG_ARM_AT91_ETHER) || defined(CONFIG_ARM_AT91_ETHER_MODULE)
129
static u64 eth_dmamask = DMA_BIT_MASK(32);
130 131
static struct at91_eth_data eth_data;

132
static struct resource eth_resources[] = {
133
	[0] = {
134 135
		.start	= AT91_VA_BASE_EMAC,
		.end	= AT91_VA_BASE_EMAC + SZ_16K - 1,
136 137 138
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
139 140
		.start	= AT91RM9200_ID_EMAC,
		.end	= AT91RM9200_ID_EMAC,
141 142 143 144
		.flags	= IORESOURCE_IRQ,
	},
};

145 146 147 148 149
static struct platform_device at91rm9200_eth_device = {
	.name		= "at91_ether",
	.id		= -1,
	.dev		= {
				.dma_mask		= &eth_dmamask,
150
				.coherent_dma_mask	= DMA_BIT_MASK(32),
151 152
				.platform_data		= &eth_data,
	},
153 154
	.resource	= eth_resources,
	.num_resources	= ARRAY_SIZE(eth_resources),
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
};

void __init at91_add_device_eth(struct at91_eth_data *data)
{
	if (!data)
		return;

	if (data->phy_irq_pin) {
		at91_set_gpio_input(data->phy_irq_pin, 0);
		at91_set_deglitch(data->phy_irq_pin, 1);
	}

	/* Pins used for MII and RMII */
	at91_set_A_periph(AT91_PIN_PA16, 0);	/* EMDIO */
	at91_set_A_periph(AT91_PIN_PA15, 0);	/* EMDC */
	at91_set_A_periph(AT91_PIN_PA14, 0);	/* ERXER */
	at91_set_A_periph(AT91_PIN_PA13, 0);	/* ERX1 */
	at91_set_A_periph(AT91_PIN_PA12, 0);	/* ERX0 */
	at91_set_A_periph(AT91_PIN_PA11, 0);	/* ECRS_ECRSDV */
	at91_set_A_periph(AT91_PIN_PA10, 0);	/* ETX1 */
	at91_set_A_periph(AT91_PIN_PA9, 0);	/* ETX0 */
	at91_set_A_periph(AT91_PIN_PA8, 0);	/* ETXEN */
	at91_set_A_periph(AT91_PIN_PA7, 0);	/* ETXCK_EREFCK */

	if (!data->is_rmii) {
		at91_set_B_periph(AT91_PIN_PB19, 0);	/* ERXCK */
		at91_set_B_periph(AT91_PIN_PB18, 0);	/* ECOL */
		at91_set_B_periph(AT91_PIN_PB17, 0);	/* ERXDV */
		at91_set_B_periph(AT91_PIN_PB16, 0);	/* ERX3 */
		at91_set_B_periph(AT91_PIN_PB15, 0);	/* ERX2 */
		at91_set_B_periph(AT91_PIN_PB14, 0);	/* ETXER */
		at91_set_B_periph(AT91_PIN_PB13, 0);	/* ETX3 */
		at91_set_B_periph(AT91_PIN_PB12, 0);	/* ETX2 */
	}

	eth_data = *data;
	platform_device_register(&at91rm9200_eth_device);
}
#else
void __init at91_add_device_eth(struct at91_eth_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  Compact Flash / PCMCIA
 * -------------------------------------------------------------------- */

#if defined(CONFIG_AT91_CF) || defined(CONFIG_AT91_CF_MODULE)
static struct at91_cf_data cf_data;

205 206 207
#define CF_BASE		AT91_CHIPSELECT_4

static struct resource cf_resources[] = {
D
David Brownell 已提交
208
	[0] = {
209
		.start	= CF_BASE,
210
		/* ties up CS4, CS5 and CS6 */
211
		.end	= CF_BASE + (0x30000000 - 1),
D
David Brownell 已提交
212 213 214 215
		.flags	= IORESOURCE_MEM | IORESOURCE_MEM_8AND16BIT,
	},
};

216 217 218 219 220 221
static struct platform_device at91rm9200_cf_device = {
	.name		= "at91_cf",
	.id		= -1,
	.dev		= {
				.platform_data		= &cf_data,
	},
222 223
	.resource	= cf_resources,
	.num_resources	= ARRAY_SIZE(cf_resources),
224 225 226 227
};

void __init at91_add_device_cf(struct at91_cf_data *data)
{
228 229
	unsigned int csa;

230 231 232
	if (!data)
		return;

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	data->chipselect = 4;		/* can only use EBI ChipSelect 4 */

	/* CF takes over CS4, CS5, CS6 */
	csa = at91_sys_read(AT91_EBI_CSA);
	at91_sys_write(AT91_EBI_CSA, csa | AT91_EBI_CS4A_SMC_COMPACTFLASH);

	/*
	 * Static memory controller timing adjustments.
	 * REVISIT:  these timings are in terms of MCK cycles, so
	 * when MCK changes (cpufreq etc) so must these values...
	 */
	at91_sys_write(AT91_SMC_CSR(4),
				  AT91_SMC_ACSS_STD
				| AT91_SMC_DBW_16
				| AT91_SMC_BAT
				| AT91_SMC_WSEN
				| AT91_SMC_NWS_(32)	/* wait states */
				| AT91_SMC_RWSETUP_(6)	/* setup time */
				| AT91_SMC_RWHOLD_(4)	/* hold time */
	);

254 255 256 257 258 259 260 261 262 263 264 265 266
	/* input/irq */
	if (data->irq_pin) {
		at91_set_gpio_input(data->irq_pin, 1);
		at91_set_deglitch(data->irq_pin, 1);
	}
	at91_set_gpio_input(data->det_pin, 1);
	at91_set_deglitch(data->det_pin, 1);

	/* outputs, initially off */
	if (data->vcc_pin)
		at91_set_gpio_output(data->vcc_pin, 0);
	at91_set_gpio_output(data->rst_pin, 0);

267 268 269 270 271 272
	/* force poweron defaults for these pins ... */
	at91_set_A_periph(AT91_PIN_PC9, 0);	/* A25/CFRNW */
	at91_set_A_periph(AT91_PIN_PC10, 0);	/* NCS4/CFCS */
	at91_set_A_periph(AT91_PIN_PC11, 0);	/* NCS5/CFCE1 */
	at91_set_A_periph(AT91_PIN_PC12, 0);	/* NCS6/CFCE2 */

273
	/* nWAIT is _not_ a default setting */
274
	at91_set_A_periph(AT91_PIN_PC6, 1);	/* nWAIT */
275

276 277 278 279 280 281 282 283 284 285 286 287
	cf_data = *data;
	platform_device_register(&at91rm9200_cf_device);
}
#else
void __init at91_add_device_cf(struct at91_cf_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  MMC / SD
 * -------------------------------------------------------------------- */

288
#if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
289
static u64 mmc_dmamask = DMA_BIT_MASK(32);
290 291
static struct at91_mmc_data mmc_data;

292
static struct resource mmc_resources[] = {
293
	[0] = {
294 295
		.start	= AT91RM9200_BASE_MCI,
		.end	= AT91RM9200_BASE_MCI + SZ_16K - 1,
296
		.flags	= IORESOURCE_MEM,
297 298
	},
	[1] = {
299 300
		.start	= AT91RM9200_ID_MCI,
		.end	= AT91RM9200_ID_MCI,
301 302
		.flags	= IORESOURCE_IRQ,
	},
303 304 305
};

static struct platform_device at91rm9200_mmc_device = {
306
	.name		= "at91_mci",
307 308 309
	.id		= -1,
	.dev		= {
				.dma_mask		= &mmc_dmamask,
310
				.coherent_dma_mask	= DMA_BIT_MASK(32),
311 312
				.platform_data		= &mmc_data,
	},
313 314
	.resource	= mmc_resources,
	.num_resources	= ARRAY_SIZE(mmc_resources),
315 316
};

317
void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
318 319 320 321 322 323 324 325 326 327 328
{
	if (!data)
		return;

	/* input/irq */
	if (data->det_pin) {
		at91_set_gpio_input(data->det_pin, 1);
		at91_set_deglitch(data->det_pin, 1);
	}
	if (data->wp_pin)
		at91_set_gpio_input(data->wp_pin, 1);
329 330
	if (data->vcc_pin)
		at91_set_gpio_output(data->vcc_pin, 0);
331 332 333 334

	/* CLK */
	at91_set_A_periph(AT91_PIN_PA27, 0);

335
	if (data->slot_b) {
336
		/* CMD */
337
		at91_set_B_periph(AT91_PIN_PA8, 1);
338 339

		/* DAT0, maybe DAT1..DAT3 */
340
		at91_set_B_periph(AT91_PIN_PA9, 1);
341
		if (data->wire4) {
342 343 344
			at91_set_B_periph(AT91_PIN_PA10, 1);
			at91_set_B_periph(AT91_PIN_PA11, 1);
			at91_set_B_periph(AT91_PIN_PA12, 1);
345 346 347
		}
	} else {
		/* CMD */
348
		at91_set_A_periph(AT91_PIN_PA28, 1);
349 350

		/* DAT0, maybe DAT1..DAT3 */
351
		at91_set_A_periph(AT91_PIN_PA29, 1);
352
		if (data->wire4) {
353 354 355
			at91_set_B_periph(AT91_PIN_PB3, 1);
			at91_set_B_periph(AT91_PIN_PB4, 1);
			at91_set_B_periph(AT91_PIN_PB5, 1);
356 357 358 359 360 361 362
		}
	}

	mmc_data = *data;
	platform_device_register(&at91rm9200_mmc_device);
}
#else
363
void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
364 365
#endif

366

367 368 369 370 371 372 373
/* --------------------------------------------------------------------
 *  NAND / SmartMedia
 * -------------------------------------------------------------------- */

#if defined(CONFIG_MTD_NAND_AT91) || defined(CONFIG_MTD_NAND_AT91_MODULE)
static struct at91_nand_data nand_data;

374 375 376
#define NAND_BASE	AT91_CHIPSELECT_3

static struct resource nand_resources[] = {
377
	{
378
		.start	= NAND_BASE,
A
Andrew Victor 已提交
379
		.end	= NAND_BASE + SZ_256M - 1,
380 381 382 383
		.flags	= IORESOURCE_MEM,
	}
};

384
static struct platform_device at91rm9200_nand_device = {
385 386 387 388 389
	.name		= "at91_nand",
	.id		= -1,
	.dev		= {
				.platform_data	= &nand_data,
	},
390 391
	.resource	= nand_resources,
	.num_resources	= ARRAY_SIZE(nand_resources),
392 393 394 395
};

void __init at91_add_device_nand(struct at91_nand_data *data)
{
396 397
	unsigned int csa;

398 399 400
	if (!data)
		return;

401 402 403 404 405 406 407 408 409 410 411 412
	/* enable the address range of CS3 */
	csa = at91_sys_read(AT91_EBI_CSA);
	at91_sys_write(AT91_EBI_CSA, csa | AT91_EBI_CS3A_SMC_SMARTMEDIA);

	/* set the bus interface characteristics */
	at91_sys_write(AT91_SMC_CSR(3), AT91_SMC_ACSS_STD | AT91_SMC_DBW_8 | AT91_SMC_WSEN
		| AT91_SMC_NWS_(5)
		| AT91_SMC_TDF_(1)
		| AT91_SMC_RWSETUP_(0)	/* tDS Data Set up Time 30 - ns */
		| AT91_SMC_RWHOLD_(1)	/* tDH Data Hold Time 20 - ns */
	);

413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
	/* enable pin */
	if (data->enable_pin)
		at91_set_gpio_output(data->enable_pin, 1);

	/* ready/busy pin */
	if (data->rdy_pin)
		at91_set_gpio_input(data->rdy_pin, 1);

	/* card detect pin */
	if (data->det_pin)
		at91_set_gpio_input(data->det_pin, 1);

	at91_set_A_periph(AT91_PIN_PC1, 0);		/* SMOE */
	at91_set_A_periph(AT91_PIN_PC3, 0);		/* SMWE */

	nand_data = *data;
429
	platform_device_register(&at91rm9200_nand_device);
430 431 432 433 434 435 436 437 438 439
}
#else
void __init at91_add_device_nand(struct at91_nand_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  TWI (i2c)
 * -------------------------------------------------------------------- */

440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473
/*
 * Prefer the GPIO code since the TWI controller isn't robust
 * (gets overruns and underruns under load) and can only issue
 * repeated STARTs in one scenario (the driver doesn't yet handle them).
 */
#if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)

static struct i2c_gpio_platform_data pdata = {
	.sda_pin		= AT91_PIN_PA25,
	.sda_is_open_drain	= 1,
	.scl_pin		= AT91_PIN_PA26,
	.scl_is_open_drain	= 1,
	.udelay			= 2,		/* ~100 kHz */
};

static struct platform_device at91rm9200_twi_device = {
	.name			= "i2c-gpio",
	.id			= -1,
	.dev.platform_data	= &pdata,
};

void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
{
	at91_set_GPIO_periph(AT91_PIN_PA25, 1);		/* TWD (SDA) */
	at91_set_multi_drive(AT91_PIN_PA25, 1);

	at91_set_GPIO_periph(AT91_PIN_PA26, 1);		/* TWCK (SCL) */
	at91_set_multi_drive(AT91_PIN_PA26, 1);

	i2c_register_board_info(0, devices, nr_devices);
	platform_device_register(&at91rm9200_twi_device);
}

#elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
474 475 476 477 478 479 480 481 482 483 484 485 486 487

static struct resource twi_resources[] = {
	[0] = {
		.start	= AT91RM9200_BASE_TWI,
		.end	= AT91RM9200_BASE_TWI + SZ_16K - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= AT91RM9200_ID_TWI,
		.end	= AT91RM9200_ID_TWI,
		.flags	= IORESOURCE_IRQ,
	},
};

488 489 490
static struct platform_device at91rm9200_twi_device = {
	.name		= "at91_i2c",
	.id		= -1,
491 492
	.resource	= twi_resources,
	.num_resources	= ARRAY_SIZE(twi_resources),
493 494
};

495
void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
496 497 498 499 500 501 502 503
{
	/* pins used for TWI interface */
	at91_set_A_periph(AT91_PIN_PA25, 0);		/* TWD */
	at91_set_multi_drive(AT91_PIN_PA25, 1);

	at91_set_A_periph(AT91_PIN_PA26, 0);		/* TWCK */
	at91_set_multi_drive(AT91_PIN_PA26, 1);

504
	i2c_register_board_info(0, devices, nr_devices);
505 506 507
	platform_device_register(&at91rm9200_twi_device);
}
#else
508
void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
509 510 511
#endif


512 513 514 515
/* --------------------------------------------------------------------
 *  SPI
 * -------------------------------------------------------------------- */

516
#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
517
static u64 spi_dmamask = DMA_BIT_MASK(32);
518

519
static struct resource spi_resources[] = {
520
	[0] = {
521 522
		.start	= AT91RM9200_BASE_SPI,
		.end	= AT91RM9200_BASE_SPI + SZ_16K - 1,
523 524 525
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
526 527
		.start	= AT91RM9200_ID_SPI,
		.end	= AT91RM9200_ID_SPI,
528 529 530 531 532
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device at91rm9200_spi_device = {
533
	.name		= "atmel_spi",
534 535
	.id		= 0,
	.dev		= {
536
				.dma_mask		= &spi_dmamask,
537
				.coherent_dma_mask	= DMA_BIT_MASK(32),
538
	},
539 540
	.resource	= spi_resources,
	.num_resources	= ARRAY_SIZE(spi_resources),
541 542
};

543
static const unsigned spi_standard_cs[4] = { AT91_PIN_PA3, AT91_PIN_PA4, AT91_PIN_PA5, AT91_PIN_PA6 };
544 545 546 547 548 549 550 551 552 553 554 555 556 557 558

void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
{
	int i;
	unsigned long cs_pin;

	at91_set_A_periph(AT91_PIN_PA0, 0);	/* MISO */
	at91_set_A_periph(AT91_PIN_PA1, 0);	/* MOSI */
	at91_set_A_periph(AT91_PIN_PA2, 0);	/* SPCK */

	/* Enable SPI chip-selects */
	for (i = 0; i < nr_devices; i++) {
		if (devices[i].controller_data)
			cs_pin = (unsigned long) devices[i].controller_data;
		else
559
			cs_pin = spi_standard_cs[devices[i].chip_select];
560

561
		/* enable chip-select pin */
562 563 564 565 566 567 568 569 570 571 572 573 574 575
		at91_set_gpio_output(cs_pin, 1);

		/* pass chip-select pin to driver */
		devices[i].controller_data = (void *) cs_pin;
	}

	spi_register_board_info(devices, nr_devices);
	platform_device_register(&at91rm9200_spi_device);
}
#else
void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
#endif


576 577 578 579
/* --------------------------------------------------------------------
 *  RTC
 * -------------------------------------------------------------------- */

580
#if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
581 582 583 584 585 586
static struct platform_device at91rm9200_rtc_device = {
	.name		= "at91_rtc",
	.id		= -1,
	.num_resources	= 0,
};

587
static void __init at91_add_device_rtc(void)
588 589 590 591
{
	platform_device_register(&at91rm9200_rtc_device);
}
#else
592 593 594 595 596 597 598 599
static void __init at91_add_device_rtc(void) {}
#endif


/* --------------------------------------------------------------------
 *  Watchdog
 * -------------------------------------------------------------------- */

600
#if defined(CONFIG_AT91RM9200_WATCHDOG) || defined(CONFIG_AT91RM9200_WATCHDOG_MODULE)
601 602 603 604 605 606 607 608 609 610 611 612
static struct platform_device at91rm9200_wdt_device = {
	.name		= "at91_wdt",
	.id		= -1,
	.num_resources	= 0,
};

static void __init at91_add_device_watchdog(void)
{
	platform_device_register(&at91rm9200_wdt_device);
}
#else
static void __init at91_add_device_watchdog(void) {}
613 614 615
#endif


616 617 618 619 620 621 622 623 624 625
/* --------------------------------------------------------------------
 *  LEDs
 * -------------------------------------------------------------------- */

#if defined(CONFIG_LEDS)
u8 at91_leds_cpu;
u8 at91_leds_timer;

void __init at91_init_leds(u8 cpu_led, u8 timer_led)
{
A
Andrew Victor 已提交
626 627 628 629
	/* Enable GPIO to access the LEDs */
	at91_set_gpio_output(cpu_led, 1);
	at91_set_gpio_output(timer_led, 1);

630 631
	at91_leds_cpu	= cpu_led;
	at91_leds_timer	= timer_led;
632 633 634 635 636 637
}
#else
void __init at91_init_leds(u8 cpu_led, u8 timer_led) {}
#endif


638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
/* --------------------------------------------------------------------
 *  SSC -- Synchronous Serial Controller
 * -------------------------------------------------------------------- */

#if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
static u64 ssc0_dmamask = DMA_BIT_MASK(32);

static struct resource ssc0_resources[] = {
	[0] = {
		.start	= AT91RM9200_BASE_SSC0,
		.end	= AT91RM9200_BASE_SSC0 + SZ_16K - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= AT91RM9200_ID_SSC0,
		.end	= AT91RM9200_ID_SSC0,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device at91rm9200_ssc0_device = {
	.name	= "ssc",
	.id	= 0,
	.dev	= {
		.dma_mask		= &ssc0_dmamask,
		.coherent_dma_mask	= DMA_BIT_MASK(32),
	},
	.resource	= ssc0_resources,
	.num_resources	= ARRAY_SIZE(ssc0_resources),
};

static inline void configure_ssc0_pins(unsigned pins)
{
	if (pins & ATMEL_SSC_TF)
		at91_set_A_periph(AT91_PIN_PB0, 1);
	if (pins & ATMEL_SSC_TK)
		at91_set_A_periph(AT91_PIN_PB1, 1);
	if (pins & ATMEL_SSC_TD)
		at91_set_A_periph(AT91_PIN_PB2, 1);
	if (pins & ATMEL_SSC_RD)
		at91_set_A_periph(AT91_PIN_PB3, 1);
	if (pins & ATMEL_SSC_RK)
		at91_set_A_periph(AT91_PIN_PB4, 1);
	if (pins & ATMEL_SSC_RF)
		at91_set_A_periph(AT91_PIN_PB5, 1);
}

static u64 ssc1_dmamask = DMA_BIT_MASK(32);

static struct resource ssc1_resources[] = {
	[0] = {
		.start	= AT91RM9200_BASE_SSC1,
		.end	= AT91RM9200_BASE_SSC1 + SZ_16K - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= AT91RM9200_ID_SSC1,
		.end	= AT91RM9200_ID_SSC1,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device at91rm9200_ssc1_device = {
	.name	= "ssc",
	.id	= 1,
	.dev	= {
		.dma_mask		= &ssc1_dmamask,
		.coherent_dma_mask	= DMA_BIT_MASK(32),
	},
	.resource	= ssc1_resources,
	.num_resources	= ARRAY_SIZE(ssc1_resources),
};

static inline void configure_ssc1_pins(unsigned pins)
{
	if (pins & ATMEL_SSC_TF)
		at91_set_A_periph(AT91_PIN_PB6, 1);
	if (pins & ATMEL_SSC_TK)
		at91_set_A_periph(AT91_PIN_PB7, 1);
	if (pins & ATMEL_SSC_TD)
		at91_set_A_periph(AT91_PIN_PB8, 1);
	if (pins & ATMEL_SSC_RD)
		at91_set_A_periph(AT91_PIN_PB9, 1);
	if (pins & ATMEL_SSC_RK)
		at91_set_A_periph(AT91_PIN_PB10, 1);
	if (pins & ATMEL_SSC_RF)
		at91_set_A_periph(AT91_PIN_PB11, 1);
}

static u64 ssc2_dmamask = DMA_BIT_MASK(32);

static struct resource ssc2_resources[] = {
	[0] = {
		.start	= AT91RM9200_BASE_SSC2,
		.end	= AT91RM9200_BASE_SSC2 + SZ_16K - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= AT91RM9200_ID_SSC2,
		.end	= AT91RM9200_ID_SSC2,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device at91rm9200_ssc2_device = {
	.name	= "ssc",
	.id	= 2,
	.dev	= {
		.dma_mask		= &ssc2_dmamask,
		.coherent_dma_mask	= DMA_BIT_MASK(32),
	},
	.resource	= ssc2_resources,
	.num_resources	= ARRAY_SIZE(ssc2_resources),
};

static inline void configure_ssc2_pins(unsigned pins)
{
	if (pins & ATMEL_SSC_TF)
		at91_set_A_periph(AT91_PIN_PB12, 1);
	if (pins & ATMEL_SSC_TK)
		at91_set_A_periph(AT91_PIN_PB13, 1);
	if (pins & ATMEL_SSC_TD)
		at91_set_A_periph(AT91_PIN_PB14, 1);
	if (pins & ATMEL_SSC_RD)
		at91_set_A_periph(AT91_PIN_PB15, 1);
	if (pins & ATMEL_SSC_RK)
		at91_set_A_periph(AT91_PIN_PB16, 1);
	if (pins & ATMEL_SSC_RF)
		at91_set_A_periph(AT91_PIN_PB17, 1);
}

/*
 * SSC controllers are accessed through library code, instead of any
 * kind of all-singing/all-dancing driver.  For example one could be
 * used by a particular I2S audio codec's driver, while another one
 * on the same system might be used by a custom data capture driver.
 */
void __init at91_add_device_ssc(unsigned id, unsigned pins)
{
	struct platform_device *pdev;

	/*
	 * NOTE: caller is responsible for passing information matching
	 * "pins" to whatever will be using each particular controller.
	 */
	switch (id) {
	case AT91RM9200_ID_SSC0:
		pdev = &at91rm9200_ssc0_device;
		configure_ssc0_pins(pins);
		at91_clock_associate("ssc0_clk", &pdev->dev, "ssc");
		break;
	case AT91RM9200_ID_SSC1:
		pdev = &at91rm9200_ssc1_device;
		configure_ssc1_pins(pins);
		at91_clock_associate("ssc1_clk", &pdev->dev, "ssc");
		break;
	case AT91RM9200_ID_SSC2:
		pdev = &at91rm9200_ssc2_device;
		configure_ssc2_pins(pins);
		at91_clock_associate("ssc2_clk", &pdev->dev, "ssc");
		break;
	default:
		return;
	}

	platform_device_register(pdev);
}

#else
void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
#endif


811 812 813 814
/* --------------------------------------------------------------------
 *  UART
 * -------------------------------------------------------------------- */

815
#if defined(CONFIG_SERIAL_ATMEL)
816 817 818 819 820 821 822 823 824 825 826 827 828
static struct resource dbgu_resources[] = {
	[0] = {
		.start	= AT91_VA_BASE_SYS + AT91_DBGU,
		.end	= AT91_VA_BASE_SYS + AT91_DBGU + SZ_512 - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= AT91_ID_SYS,
		.end	= AT91_ID_SYS,
		.flags	= IORESOURCE_IRQ,
	},
};

829
static struct atmel_uart_data dbgu_data = {
830 831
	.use_dma_tx	= 0,
	.use_dma_rx	= 0,		/* DBGU not capable of receive DMA */
832
	.regs		= (void __iomem *)(AT91_VA_BASE_SYS + AT91_DBGU),
833 834
};

835 836
static u64 dbgu_dmamask = DMA_BIT_MASK(32);

837
static struct platform_device at91rm9200_dbgu_device = {
838
	.name		= "atmel_usart",
839 840
	.id		= 0,
	.dev		= {
841 842 843
				.dma_mask		= &dbgu_dmamask,
				.coherent_dma_mask	= DMA_BIT_MASK(32),
				.platform_data		= &dbgu_data,
844 845 846 847 848 849 850 851 852 853 854 855 856
	},
	.resource	= dbgu_resources,
	.num_resources	= ARRAY_SIZE(dbgu_resources),
};

static inline void configure_dbgu_pins(void)
{
	at91_set_A_periph(AT91_PIN_PA30, 0);		/* DRXD */
	at91_set_A_periph(AT91_PIN_PA31, 1);		/* DTXD */
}

static struct resource uart0_resources[] = {
	[0] = {
857 858
		.start	= AT91RM9200_BASE_US0,
		.end	= AT91RM9200_BASE_US0 + SZ_16K - 1,
859 860 861
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
862 863
		.start	= AT91RM9200_ID_US0,
		.end	= AT91RM9200_ID_US0,
864 865 866 867
		.flags	= IORESOURCE_IRQ,
	},
};

868
static struct atmel_uart_data uart0_data = {
869 870 871 872
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

873 874
static u64 uart0_dmamask = DMA_BIT_MASK(32);

875
static struct platform_device at91rm9200_uart0_device = {
876
	.name		= "atmel_usart",
877 878
	.id		= 1,
	.dev		= {
879 880 881
				.dma_mask		= &uart0_dmamask,
				.coherent_dma_mask	= DMA_BIT_MASK(32),
				.platform_data		= &uart0_data,
882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
	},
	.resource	= uart0_resources,
	.num_resources	= ARRAY_SIZE(uart0_resources),
};

static inline void configure_usart0_pins(void)
{
	at91_set_A_periph(AT91_PIN_PA17, 1);		/* TXD0 */
	at91_set_A_periph(AT91_PIN_PA18, 0);		/* RXD0 */
	at91_set_A_periph(AT91_PIN_PA20, 0);		/* CTS0 */

	/*
	 * AT91RM9200 Errata #39 - RTS0 is not internally connected to PA21.
	 *  We need to drive the pin manually.  Default is off (RTS is active low).
	 */
	at91_set_gpio_output(AT91_PIN_PA21, 1);
}

static struct resource uart1_resources[] = {
	[0] = {
902 903
		.start	= AT91RM9200_BASE_US1,
		.end	= AT91RM9200_BASE_US1 + SZ_16K - 1,
904 905 906
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
907 908
		.start	= AT91RM9200_ID_US1,
		.end	= AT91RM9200_ID_US1,
909 910 911 912
		.flags	= IORESOURCE_IRQ,
	},
};

913
static struct atmel_uart_data uart1_data = {
914 915 916 917
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

918 919
static u64 uart1_dmamask = DMA_BIT_MASK(32);

920
static struct platform_device at91rm9200_uart1_device = {
921
	.name		= "atmel_usart",
922 923
	.id		= 2,
	.dev		= {
924 925 926
				.dma_mask		= &uart1_dmamask,
				.coherent_dma_mask	= DMA_BIT_MASK(32),
				.platform_data		= &uart1_data,
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
	},
	.resource	= uart1_resources,
	.num_resources	= ARRAY_SIZE(uart1_resources),
};

static inline void configure_usart1_pins(void)
{
	at91_set_A_periph(AT91_PIN_PB18, 0);		/* RI1 */
	at91_set_A_periph(AT91_PIN_PB19, 0);		/* DTR1 */
	at91_set_A_periph(AT91_PIN_PB20, 1);		/* TXD1 */
	at91_set_A_periph(AT91_PIN_PB21, 0);		/* RXD1 */
	at91_set_A_periph(AT91_PIN_PB23, 0);		/* DCD1 */
	at91_set_A_periph(AT91_PIN_PB24, 0);		/* CTS1 */
	at91_set_A_periph(AT91_PIN_PB25, 0);		/* DSR1 */
	at91_set_A_periph(AT91_PIN_PB26, 0);		/* RTS1 */
}

static struct resource uart2_resources[] = {
	[0] = {
946 947
		.start	= AT91RM9200_BASE_US2,
		.end	= AT91RM9200_BASE_US2 + SZ_16K - 1,
948 949 950
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
951 952
		.start	= AT91RM9200_ID_US2,
		.end	= AT91RM9200_ID_US2,
953 954 955 956
		.flags	= IORESOURCE_IRQ,
	},
};

957
static struct atmel_uart_data uart2_data = {
958 959 960 961
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

962 963
static u64 uart2_dmamask = DMA_BIT_MASK(32);

964
static struct platform_device at91rm9200_uart2_device = {
965
	.name		= "atmel_usart",
966 967
	.id		= 3,
	.dev		= {
968 969 970
				.dma_mask		= &uart2_dmamask,
				.coherent_dma_mask	= DMA_BIT_MASK(32),
				.platform_data		= &uart2_data,
971 972 973 974 975 976 977 978 979 980 981 982 983
	},
	.resource	= uart2_resources,
	.num_resources	= ARRAY_SIZE(uart2_resources),
};

static inline void configure_usart2_pins(void)
{
	at91_set_A_periph(AT91_PIN_PA22, 0);		/* RXD2 */
	at91_set_A_periph(AT91_PIN_PA23, 1);		/* TXD2 */
}

static struct resource uart3_resources[] = {
	[0] = {
984 985
		.start	= AT91RM9200_BASE_US3,
		.end	= AT91RM9200_BASE_US3 + SZ_16K - 1,
986 987 988
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
989 990
		.start	= AT91RM9200_ID_US3,
		.end	= AT91RM9200_ID_US3,
991 992 993 994
		.flags	= IORESOURCE_IRQ,
	},
};

995
static struct atmel_uart_data uart3_data = {
996 997 998 999
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

1000 1001
static u64 uart3_dmamask = DMA_BIT_MASK(32);

1002
static struct platform_device at91rm9200_uart3_device = {
1003
	.name		= "atmel_usart",
1004 1005
	.id		= 4,
	.dev		= {
1006 1007 1008
				.dma_mask		= &uart3_dmamask,
				.coherent_dma_mask	= DMA_BIT_MASK(32),
				.platform_data		= &uart3_data,
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
	},
	.resource	= uart3_resources,
	.num_resources	= ARRAY_SIZE(uart3_resources),
};

static inline void configure_usart3_pins(void)
{
	at91_set_B_periph(AT91_PIN_PA5, 1);		/* TXD3 */
	at91_set_B_periph(AT91_PIN_PA6, 0);		/* RXD3 */
}

1020
static struct platform_device *at91_uarts[ATMEL_MAX_UART];	/* the UARTs to use */
1021
struct platform_device *atmel_default_console_device;	/* the serial console device */
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061

void __init at91_init_serial(struct at91_uart_config *config)
{
	int i;

	/* Fill in list of supported UARTs */
	for (i = 0; i < config->nr_tty; i++) {
		switch (config->tty_map[i]) {
			case 0:
				configure_usart0_pins();
				at91_uarts[i] = &at91rm9200_uart0_device;
				at91_clock_associate("usart0_clk", &at91rm9200_uart0_device.dev, "usart");
				break;
			case 1:
				configure_usart1_pins();
				at91_uarts[i] = &at91rm9200_uart1_device;
				at91_clock_associate("usart1_clk", &at91rm9200_uart1_device.dev, "usart");
				break;
			case 2:
				configure_usart2_pins();
				at91_uarts[i] = &at91rm9200_uart2_device;
				at91_clock_associate("usart2_clk", &at91rm9200_uart2_device.dev, "usart");
				break;
			case 3:
				configure_usart3_pins();
				at91_uarts[i] = &at91rm9200_uart3_device;
				at91_clock_associate("usart3_clk", &at91rm9200_uart3_device.dev, "usart");
				break;
			case 4:
				configure_dbgu_pins();
				at91_uarts[i] = &at91rm9200_dbgu_device;
				at91_clock_associate("mck", &at91rm9200_dbgu_device.dev, "usart");
				break;
			default:
				continue;
		}
		at91_uarts[i]->id = i;		/* update ID number to mapped ID */
	}

	/* Set serial console device */
1062 1063 1064
	if (config->console_tty < ATMEL_MAX_UART)
		atmel_default_console_device = at91_uarts[config->console_tty];
	if (!atmel_default_console_device)
1065 1066 1067 1068 1069 1070 1071
		printk(KERN_INFO "AT91: No default serial console defined.\n");
}

void __init at91_add_device_serial(void)
{
	int i;

1072
	for (i = 0; i < ATMEL_MAX_UART; i++) {
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
		if (at91_uarts[i])
			platform_device_register(at91_uarts[i]);
	}
}
#else
void __init at91_init_serial(struct at91_uart_config *config) {}
void __init at91_add_device_serial(void) {}
#endif


1083
/* -------------------------------------------------------------------- */
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096

/*
 * These devices are always present and don't need any board-specific
 * setup.
 */
static int __init at91_add_standard_devices(void)
{
	at91_add_device_rtc();
	at91_add_device_watchdog();
	return 0;
}

arch_initcall(at91_add_standard_devices);