at91rm9200_devices.c 21.6 KB
Newer Older
1
/*
2
 * arch/arm/mach-at91/at91rm9200_devices.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *
 *  Copyright (C) 2005 Thibaut VARENE <varenet@parisc-linux.org>
 *  Copyright (C) 2005 David Brownell
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 */
#include <asm/mach/arch.h>
#include <asm/mach/map.h>

#include <linux/platform_device.h>

#include <asm/arch/board.h>
19
#include <asm/arch/gpio.h>
20 21
#include <asm/arch/at91rm9200.h>
#include <asm/arch/at91rm9200_mc.h>
22

23 24
#include "generic.h"

25 26 27 28 29 30 31 32 33

/* --------------------------------------------------------------------
 *  USB Host
 * -------------------------------------------------------------------- */

#if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
static u64 ohci_dmamask = 0xffffffffUL;
static struct at91_usbh_data usbh_data;

34
static struct resource usbh_resources[] = {
35
	[0] = {
36 37
		.start	= AT91RM9200_UHP_BASE,
		.end	= AT91RM9200_UHP_BASE + SZ_1M - 1,
38 39 40
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
41 42
		.start	= AT91RM9200_ID_UHP,
		.end	= AT91RM9200_ID_UHP,
43 44 45 46 47
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device at91rm9200_usbh_device = {
48
	.name		= "at91_ohci",
49 50 51 52 53 54
	.id		= -1,
	.dev		= {
				.dma_mask		= &ohci_dmamask,
				.coherent_dma_mask	= 0xffffffff,
				.platform_data		= &usbh_data,
	},
55 56
	.resource	= usbh_resources,
	.num_resources	= ARRAY_SIZE(usbh_resources),
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
};

void __init at91_add_device_usbh(struct at91_usbh_data *data)
{
	if (!data)
		return;

	usbh_data = *data;
	platform_device_register(&at91rm9200_usbh_device);
}
#else
void __init at91_add_device_usbh(struct at91_usbh_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  USB Device (Gadget)
 * -------------------------------------------------------------------- */

#ifdef CONFIG_USB_GADGET_AT91
static struct at91_udc_data udc_data;

79
static struct resource udc_resources[] = {
80
	[0] = {
81 82
		.start	= AT91RM9200_BASE_UDP,
		.end	= AT91RM9200_BASE_UDP + SZ_16K - 1,
83
		.flags	= IORESOURCE_MEM,
84 85
	},
	[1] = {
86 87
		.start	= AT91RM9200_ID_UDP,
		.end	= AT91RM9200_ID_UDP,
88 89
		.flags	= IORESOURCE_IRQ,
	},
90 91 92 93 94 95 96 97
};

static struct platform_device at91rm9200_udc_device = {
	.name		= "at91_udc",
	.id		= -1,
	.dev		= {
				.platform_data		= &udc_data,
	},
98 99
	.resource	= udc_resources,
	.num_resources	= ARRAY_SIZE(udc_resources),
100 101 102 103 104 105 106 107 108 109 110
};

void __init at91_add_device_udc(struct at91_udc_data *data)
{
	if (!data)
		return;

	if (data->vbus_pin) {
		at91_set_gpio_input(data->vbus_pin, 0);
		at91_set_deglitch(data->vbus_pin, 1);
	}
111
	if (data->pullup_pin)
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
		at91_set_gpio_output(data->pullup_pin, 0);

	udc_data = *data;
	platform_device_register(&at91rm9200_udc_device);
}
#else
void __init at91_add_device_udc(struct at91_udc_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  Ethernet
 * -------------------------------------------------------------------- */

#if defined(CONFIG_ARM_AT91_ETHER) || defined(CONFIG_ARM_AT91_ETHER_MODULE)
static u64 eth_dmamask = 0xffffffffUL;
static struct at91_eth_data eth_data;

130
static struct resource eth_resources[] = {
131
	[0] = {
132 133
		.start	= AT91_VA_BASE_EMAC,
		.end	= AT91_VA_BASE_EMAC + SZ_16K - 1,
134 135 136
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
137 138
		.start	= AT91RM9200_ID_EMAC,
		.end	= AT91RM9200_ID_EMAC,
139 140 141 142
		.flags	= IORESOURCE_IRQ,
	},
};

143 144 145 146 147 148 149 150
static struct platform_device at91rm9200_eth_device = {
	.name		= "at91_ether",
	.id		= -1,
	.dev		= {
				.dma_mask		= &eth_dmamask,
				.coherent_dma_mask	= 0xffffffff,
				.platform_data		= &eth_data,
	},
151 152
	.resource	= eth_resources,
	.num_resources	= ARRAY_SIZE(eth_resources),
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
};

void __init at91_add_device_eth(struct at91_eth_data *data)
{
	if (!data)
		return;

	if (data->phy_irq_pin) {
		at91_set_gpio_input(data->phy_irq_pin, 0);
		at91_set_deglitch(data->phy_irq_pin, 1);
	}

	/* Pins used for MII and RMII */
	at91_set_A_periph(AT91_PIN_PA16, 0);	/* EMDIO */
	at91_set_A_periph(AT91_PIN_PA15, 0);	/* EMDC */
	at91_set_A_periph(AT91_PIN_PA14, 0);	/* ERXER */
	at91_set_A_periph(AT91_PIN_PA13, 0);	/* ERX1 */
	at91_set_A_periph(AT91_PIN_PA12, 0);	/* ERX0 */
	at91_set_A_periph(AT91_PIN_PA11, 0);	/* ECRS_ECRSDV */
	at91_set_A_periph(AT91_PIN_PA10, 0);	/* ETX1 */
	at91_set_A_periph(AT91_PIN_PA9, 0);	/* ETX0 */
	at91_set_A_periph(AT91_PIN_PA8, 0);	/* ETXEN */
	at91_set_A_periph(AT91_PIN_PA7, 0);	/* ETXCK_EREFCK */

	if (!data->is_rmii) {
		at91_set_B_periph(AT91_PIN_PB19, 0);	/* ERXCK */
		at91_set_B_periph(AT91_PIN_PB18, 0);	/* ECOL */
		at91_set_B_periph(AT91_PIN_PB17, 0);	/* ERXDV */
		at91_set_B_periph(AT91_PIN_PB16, 0);	/* ERX3 */
		at91_set_B_periph(AT91_PIN_PB15, 0);	/* ERX2 */
		at91_set_B_periph(AT91_PIN_PB14, 0);	/* ETXER */
		at91_set_B_periph(AT91_PIN_PB13, 0);	/* ETX3 */
		at91_set_B_periph(AT91_PIN_PB12, 0);	/* ETX2 */
	}

	eth_data = *data;
	platform_device_register(&at91rm9200_eth_device);
}
#else
void __init at91_add_device_eth(struct at91_eth_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  Compact Flash / PCMCIA
 * -------------------------------------------------------------------- */

#if defined(CONFIG_AT91_CF) || defined(CONFIG_AT91_CF_MODULE)
static struct at91_cf_data cf_data;

203 204 205
#define CF_BASE		AT91_CHIPSELECT_4

static struct resource cf_resources[] = {
D
David Brownell 已提交
206
	[0] = {
207
		.start	= CF_BASE,
208
		/* ties up CS4, CS5 and CS6 */
209
		.end	= CF_BASE + (0x30000000 - 1),
D
David Brownell 已提交
210 211 212 213
		.flags	= IORESOURCE_MEM | IORESOURCE_MEM_8AND16BIT,
	},
};

214 215 216 217 218 219
static struct platform_device at91rm9200_cf_device = {
	.name		= "at91_cf",
	.id		= -1,
	.dev		= {
				.platform_data		= &cf_data,
	},
220 221
	.resource	= cf_resources,
	.num_resources	= ARRAY_SIZE(cf_resources),
222 223 224 225
};

void __init at91_add_device_cf(struct at91_cf_data *data)
{
226 227
	unsigned int csa;

228 229 230
	if (!data)
		return;

231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
	data->chipselect = 4;		/* can only use EBI ChipSelect 4 */

	/* CF takes over CS4, CS5, CS6 */
	csa = at91_sys_read(AT91_EBI_CSA);
	at91_sys_write(AT91_EBI_CSA, csa | AT91_EBI_CS4A_SMC_COMPACTFLASH);

	/*
	 * Static memory controller timing adjustments.
	 * REVISIT:  these timings are in terms of MCK cycles, so
	 * when MCK changes (cpufreq etc) so must these values...
	 */
	at91_sys_write(AT91_SMC_CSR(4),
				  AT91_SMC_ACSS_STD
				| AT91_SMC_DBW_16
				| AT91_SMC_BAT
				| AT91_SMC_WSEN
				| AT91_SMC_NWS_(32)	/* wait states */
				| AT91_SMC_RWSETUP_(6)	/* setup time */
				| AT91_SMC_RWHOLD_(4)	/* hold time */
	);

252 253 254 255 256 257 258 259 260 261 262 263 264
	/* input/irq */
	if (data->irq_pin) {
		at91_set_gpio_input(data->irq_pin, 1);
		at91_set_deglitch(data->irq_pin, 1);
	}
	at91_set_gpio_input(data->det_pin, 1);
	at91_set_deglitch(data->det_pin, 1);

	/* outputs, initially off */
	if (data->vcc_pin)
		at91_set_gpio_output(data->vcc_pin, 0);
	at91_set_gpio_output(data->rst_pin, 0);

265 266 267 268 269 270
	/* force poweron defaults for these pins ... */
	at91_set_A_periph(AT91_PIN_PC9, 0);	/* A25/CFRNW */
	at91_set_A_periph(AT91_PIN_PC10, 0);	/* NCS4/CFCS */
	at91_set_A_periph(AT91_PIN_PC11, 0);	/* NCS5/CFCE1 */
	at91_set_A_periph(AT91_PIN_PC12, 0);	/* NCS6/CFCE2 */

271
	/* nWAIT is _not_ a default setting */
272
	at91_set_A_periph(AT91_PIN_PC6, 1);	/* nWAIT */
273

274 275 276 277 278 279 280 281 282 283 284 285
	cf_data = *data;
	platform_device_register(&at91rm9200_cf_device);
}
#else
void __init at91_add_device_cf(struct at91_cf_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  MMC / SD
 * -------------------------------------------------------------------- */

286
#if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
287 288 289
static u64 mmc_dmamask = 0xffffffffUL;
static struct at91_mmc_data mmc_data;

290
static struct resource mmc_resources[] = {
291
	[0] = {
292 293
		.start	= AT91RM9200_BASE_MCI,
		.end	= AT91RM9200_BASE_MCI + SZ_16K - 1,
294
		.flags	= IORESOURCE_MEM,
295 296
	},
	[1] = {
297 298
		.start	= AT91RM9200_ID_MCI,
		.end	= AT91RM9200_ID_MCI,
299 300
		.flags	= IORESOURCE_IRQ,
	},
301 302 303
};

static struct platform_device at91rm9200_mmc_device = {
304
	.name		= "at91_mci",
305 306 307 308 309 310
	.id		= -1,
	.dev		= {
				.dma_mask		= &mmc_dmamask,
				.coherent_dma_mask	= 0xffffffff,
				.platform_data		= &mmc_data,
	},
311 312
	.resource	= mmc_resources,
	.num_resources	= ARRAY_SIZE(mmc_resources),
313 314
};

315
void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
316 317 318 319 320 321 322 323 324 325 326
{
	if (!data)
		return;

	/* input/irq */
	if (data->det_pin) {
		at91_set_gpio_input(data->det_pin, 1);
		at91_set_deglitch(data->det_pin, 1);
	}
	if (data->wp_pin)
		at91_set_gpio_input(data->wp_pin, 1);
327 328
	if (data->vcc_pin)
		at91_set_gpio_output(data->vcc_pin, 0);
329 330 331 332

	/* CLK */
	at91_set_A_periph(AT91_PIN_PA27, 0);

333
	if (data->slot_b) {
334
		/* CMD */
335
		at91_set_B_periph(AT91_PIN_PA8, 1);
336 337

		/* DAT0, maybe DAT1..DAT3 */
338
		at91_set_B_periph(AT91_PIN_PA9, 1);
339
		if (data->wire4) {
340 341 342
			at91_set_B_periph(AT91_PIN_PA10, 1);
			at91_set_B_periph(AT91_PIN_PA11, 1);
			at91_set_B_periph(AT91_PIN_PA12, 1);
343 344 345
		}
	} else {
		/* CMD */
346
		at91_set_A_periph(AT91_PIN_PA28, 1);
347 348

		/* DAT0, maybe DAT1..DAT3 */
349
		at91_set_A_periph(AT91_PIN_PA29, 1);
350
		if (data->wire4) {
351 352 353
			at91_set_B_periph(AT91_PIN_PB3, 1);
			at91_set_B_periph(AT91_PIN_PB4, 1);
			at91_set_B_periph(AT91_PIN_PB5, 1);
354 355 356 357 358 359 360
		}
	}

	mmc_data = *data;
	platform_device_register(&at91rm9200_mmc_device);
}
#else
361
void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
362 363
#endif

364

365 366 367 368 369 370 371
/* --------------------------------------------------------------------
 *  NAND / SmartMedia
 * -------------------------------------------------------------------- */

#if defined(CONFIG_MTD_NAND_AT91) || defined(CONFIG_MTD_NAND_AT91_MODULE)
static struct at91_nand_data nand_data;

372 373 374
#define NAND_BASE	AT91_CHIPSELECT_3

static struct resource nand_resources[] = {
375
	{
376 377
		.start	= NAND_BASE,
		.end	= NAND_BASE + SZ_8M - 1,
378 379 380 381
		.flags	= IORESOURCE_MEM,
	}
};

382
static struct platform_device at91rm9200_nand_device = {
383 384 385 386 387
	.name		= "at91_nand",
	.id		= -1,
	.dev		= {
				.platform_data	= &nand_data,
	},
388 389
	.resource	= nand_resources,
	.num_resources	= ARRAY_SIZE(nand_resources),
390 391 392 393
};

void __init at91_add_device_nand(struct at91_nand_data *data)
{
394 395
	unsigned int csa;

396 397 398
	if (!data)
		return;

399 400 401 402 403 404 405 406 407 408 409 410
	/* enable the address range of CS3 */
	csa = at91_sys_read(AT91_EBI_CSA);
	at91_sys_write(AT91_EBI_CSA, csa | AT91_EBI_CS3A_SMC_SMARTMEDIA);

	/* set the bus interface characteristics */
	at91_sys_write(AT91_SMC_CSR(3), AT91_SMC_ACSS_STD | AT91_SMC_DBW_8 | AT91_SMC_WSEN
		| AT91_SMC_NWS_(5)
		| AT91_SMC_TDF_(1)
		| AT91_SMC_RWSETUP_(0)	/* tDS Data Set up Time 30 - ns */
		| AT91_SMC_RWHOLD_(1)	/* tDH Data Hold Time 20 - ns */
	);

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
	/* enable pin */
	if (data->enable_pin)
		at91_set_gpio_output(data->enable_pin, 1);

	/* ready/busy pin */
	if (data->rdy_pin)
		at91_set_gpio_input(data->rdy_pin, 1);

	/* card detect pin */
	if (data->det_pin)
		at91_set_gpio_input(data->det_pin, 1);

	at91_set_A_periph(AT91_PIN_PC1, 0);		/* SMOE */
	at91_set_A_periph(AT91_PIN_PC3, 0);		/* SMWE */

	nand_data = *data;
427
	platform_device_register(&at91rm9200_nand_device);
428 429 430 431 432 433 434 435 436 437 438
}
#else
void __init at91_add_device_nand(struct at91_nand_data *data) {}
#endif


/* --------------------------------------------------------------------
 *  TWI (i2c)
 * -------------------------------------------------------------------- */

#if defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
439 440 441 442 443 444 445 446 447 448 449 450 451 452

static struct resource twi_resources[] = {
	[0] = {
		.start	= AT91RM9200_BASE_TWI,
		.end	= AT91RM9200_BASE_TWI + SZ_16K - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= AT91RM9200_ID_TWI,
		.end	= AT91RM9200_ID_TWI,
		.flags	= IORESOURCE_IRQ,
	},
};

453 454 455
static struct platform_device at91rm9200_twi_device = {
	.name		= "at91_i2c",
	.id		= -1,
456 457
	.resource	= twi_resources,
	.num_resources	= ARRAY_SIZE(twi_resources),
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
};

void __init at91_add_device_i2c(void)
{
	/* pins used for TWI interface */
	at91_set_A_periph(AT91_PIN_PA25, 0);		/* TWD */
	at91_set_multi_drive(AT91_PIN_PA25, 1);

	at91_set_A_periph(AT91_PIN_PA26, 0);		/* TWCK */
	at91_set_multi_drive(AT91_PIN_PA26, 1);

	platform_device_register(&at91rm9200_twi_device);
}
#else
void __init at91_add_device_i2c(void) {}
#endif


476 477 478 479
/* --------------------------------------------------------------------
 *  SPI
 * -------------------------------------------------------------------- */

480
#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
481 482
static u64 spi_dmamask = 0xffffffffUL;

483
static struct resource spi_resources[] = {
484
	[0] = {
485 486
		.start	= AT91RM9200_BASE_SPI,
		.end	= AT91RM9200_BASE_SPI + SZ_16K - 1,
487 488 489
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
490 491
		.start	= AT91RM9200_ID_SPI,
		.end	= AT91RM9200_ID_SPI,
492 493 494 495 496
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device at91rm9200_spi_device = {
497
	.name		= "atmel_spi",
498 499
	.id		= 0,
	.dev		= {
500 501
				.dma_mask		= &spi_dmamask,
				.coherent_dma_mask	= 0xffffffff,
502
	},
503 504
	.resource	= spi_resources,
	.num_resources	= ARRAY_SIZE(spi_resources),
505 506
};

507
static const unsigned spi_standard_cs[4] = { AT91_PIN_PA3, AT91_PIN_PA4, AT91_PIN_PA5, AT91_PIN_PA6 };
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522

void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
{
	int i;
	unsigned long cs_pin;

	at91_set_A_periph(AT91_PIN_PA0, 0);	/* MISO */
	at91_set_A_periph(AT91_PIN_PA1, 0);	/* MOSI */
	at91_set_A_periph(AT91_PIN_PA2, 0);	/* SPCK */

	/* Enable SPI chip-selects */
	for (i = 0; i < nr_devices; i++) {
		if (devices[i].controller_data)
			cs_pin = (unsigned long) devices[i].controller_data;
		else
523
			cs_pin = spi_standard_cs[devices[i].chip_select];
524

525
		/* enable chip-select pin */
526 527 528 529 530 531 532 533 534 535 536 537 538 539
		at91_set_gpio_output(cs_pin, 1);

		/* pass chip-select pin to driver */
		devices[i].controller_data = (void *) cs_pin;
	}

	spi_register_board_info(devices, nr_devices);
	platform_device_register(&at91rm9200_spi_device);
}
#else
void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
#endif


540 541 542 543
/* --------------------------------------------------------------------
 *  RTC
 * -------------------------------------------------------------------- */

544
#if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
545 546 547 548 549 550
static struct platform_device at91rm9200_rtc_device = {
	.name		= "at91_rtc",
	.id		= -1,
	.num_resources	= 0,
};

551
static void __init at91_add_device_rtc(void)
552 553 554 555
{
	platform_device_register(&at91rm9200_rtc_device);
}
#else
556 557 558 559 560 561 562 563
static void __init at91_add_device_rtc(void) {}
#endif


/* --------------------------------------------------------------------
 *  Watchdog
 * -------------------------------------------------------------------- */

564
#if defined(CONFIG_AT91RM9200_WATCHDOG) || defined(CONFIG_AT91RM9200_WATCHDOG_MODULE)
565 566 567 568 569 570 571 572 573 574 575 576
static struct platform_device at91rm9200_wdt_device = {
	.name		= "at91_wdt",
	.id		= -1,
	.num_resources	= 0,
};

static void __init at91_add_device_watchdog(void)
{
	platform_device_register(&at91rm9200_wdt_device);
}
#else
static void __init at91_add_device_watchdog(void) {}
577 578 579
#endif


580 581 582 583 584 585 586 587 588 589
/* --------------------------------------------------------------------
 *  LEDs
 * -------------------------------------------------------------------- */

#if defined(CONFIG_LEDS)
u8 at91_leds_cpu;
u8 at91_leds_timer;

void __init at91_init_leds(u8 cpu_led, u8 timer_led)
{
A
Andrew Victor 已提交
590 591 592 593
	/* Enable GPIO to access the LEDs */
	at91_set_gpio_output(cpu_led, 1);
	at91_set_gpio_output(timer_led, 1);

594 595
	at91_leds_cpu	= cpu_led;
	at91_leds_timer	= timer_led;
596 597 598 599 600 601
}
#else
void __init at91_init_leds(u8 cpu_led, u8 timer_led) {}
#endif


602 603 604 605
/* --------------------------------------------------------------------
 *  UART
 * -------------------------------------------------------------------- */

606
#if defined(CONFIG_SERIAL_ATMEL)
607 608 609 610 611 612 613 614 615 616 617 618 619
static struct resource dbgu_resources[] = {
	[0] = {
		.start	= AT91_VA_BASE_SYS + AT91_DBGU,
		.end	= AT91_VA_BASE_SYS + AT91_DBGU + SZ_512 - 1,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
		.start	= AT91_ID_SYS,
		.end	= AT91_ID_SYS,
		.flags	= IORESOURCE_IRQ,
	},
};

620
static struct atmel_uart_data dbgu_data = {
621 622
	.use_dma_tx	= 0,
	.use_dma_rx	= 0,		/* DBGU not capable of receive DMA */
623
	.regs		= (void __iomem *)(AT91_VA_BASE_SYS + AT91_DBGU),
624 625 626
};

static struct platform_device at91rm9200_dbgu_device = {
627
	.name		= "atmel_usart",
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
	.id		= 0,
	.dev		= {
				.platform_data	= &dbgu_data,
				.coherent_dma_mask = 0xffffffff,
	},
	.resource	= dbgu_resources,
	.num_resources	= ARRAY_SIZE(dbgu_resources),
};

static inline void configure_dbgu_pins(void)
{
	at91_set_A_periph(AT91_PIN_PA30, 0);		/* DRXD */
	at91_set_A_periph(AT91_PIN_PA31, 1);		/* DTXD */
}

static struct resource uart0_resources[] = {
	[0] = {
645 646
		.start	= AT91RM9200_BASE_US0,
		.end	= AT91RM9200_BASE_US0 + SZ_16K - 1,
647 648 649
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
650 651
		.start	= AT91RM9200_ID_US0,
		.end	= AT91RM9200_ID_US0,
652 653 654 655
		.flags	= IORESOURCE_IRQ,
	},
};

656
static struct atmel_uart_data uart0_data = {
657 658 659 660 661
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

static struct platform_device at91rm9200_uart0_device = {
662
	.name		= "atmel_usart",
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	.id		= 1,
	.dev		= {
				.platform_data	= &uart0_data,
				.coherent_dma_mask = 0xffffffff,
	},
	.resource	= uart0_resources,
	.num_resources	= ARRAY_SIZE(uart0_resources),
};

static inline void configure_usart0_pins(void)
{
	at91_set_A_periph(AT91_PIN_PA17, 1);		/* TXD0 */
	at91_set_A_periph(AT91_PIN_PA18, 0);		/* RXD0 */
	at91_set_A_periph(AT91_PIN_PA20, 0);		/* CTS0 */

	/*
	 * AT91RM9200 Errata #39 - RTS0 is not internally connected to PA21.
	 *  We need to drive the pin manually.  Default is off (RTS is active low).
	 */
	at91_set_gpio_output(AT91_PIN_PA21, 1);
}

static struct resource uart1_resources[] = {
	[0] = {
687 688
		.start	= AT91RM9200_BASE_US1,
		.end	= AT91RM9200_BASE_US1 + SZ_16K - 1,
689 690 691
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
692 693
		.start	= AT91RM9200_ID_US1,
		.end	= AT91RM9200_ID_US1,
694 695 696 697
		.flags	= IORESOURCE_IRQ,
	},
};

698
static struct atmel_uart_data uart1_data = {
699 700 701 702 703
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

static struct platform_device at91rm9200_uart1_device = {
704
	.name		= "atmel_usart",
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
	.id		= 2,
	.dev		= {
				.platform_data	= &uart1_data,
				.coherent_dma_mask = 0xffffffff,
	},
	.resource	= uart1_resources,
	.num_resources	= ARRAY_SIZE(uart1_resources),
};

static inline void configure_usart1_pins(void)
{
	at91_set_A_periph(AT91_PIN_PB18, 0);		/* RI1 */
	at91_set_A_periph(AT91_PIN_PB19, 0);		/* DTR1 */
	at91_set_A_periph(AT91_PIN_PB20, 1);		/* TXD1 */
	at91_set_A_periph(AT91_PIN_PB21, 0);		/* RXD1 */
	at91_set_A_periph(AT91_PIN_PB23, 0);		/* DCD1 */
	at91_set_A_periph(AT91_PIN_PB24, 0);		/* CTS1 */
	at91_set_A_periph(AT91_PIN_PB25, 0);		/* DSR1 */
	at91_set_A_periph(AT91_PIN_PB26, 0);		/* RTS1 */
}

static struct resource uart2_resources[] = {
	[0] = {
728 729
		.start	= AT91RM9200_BASE_US2,
		.end	= AT91RM9200_BASE_US2 + SZ_16K - 1,
730 731 732
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
733 734
		.start	= AT91RM9200_ID_US2,
		.end	= AT91RM9200_ID_US2,
735 736 737 738
		.flags	= IORESOURCE_IRQ,
	},
};

739
static struct atmel_uart_data uart2_data = {
740 741 742 743 744
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

static struct platform_device at91rm9200_uart2_device = {
745
	.name		= "atmel_usart",
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
	.id		= 3,
	.dev		= {
				.platform_data	= &uart2_data,
				.coherent_dma_mask = 0xffffffff,
	},
	.resource	= uart2_resources,
	.num_resources	= ARRAY_SIZE(uart2_resources),
};

static inline void configure_usart2_pins(void)
{
	at91_set_A_periph(AT91_PIN_PA22, 0);		/* RXD2 */
	at91_set_A_periph(AT91_PIN_PA23, 1);		/* TXD2 */
}

static struct resource uart3_resources[] = {
	[0] = {
763 764
		.start	= AT91RM9200_BASE_US3,
		.end	= AT91RM9200_BASE_US3 + SZ_16K - 1,
765 766 767
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
768 769
		.start	= AT91RM9200_ID_US3,
		.end	= AT91RM9200_ID_US3,
770 771 772 773
		.flags	= IORESOURCE_IRQ,
	},
};

774
static struct atmel_uart_data uart3_data = {
775 776 777 778 779
	.use_dma_tx	= 1,
	.use_dma_rx	= 1,
};

static struct platform_device at91rm9200_uart3_device = {
780
	.name		= "atmel_usart",
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	.id		= 4,
	.dev		= {
				.platform_data	= &uart3_data,
				.coherent_dma_mask = 0xffffffff,
	},
	.resource	= uart3_resources,
	.num_resources	= ARRAY_SIZE(uart3_resources),
};

static inline void configure_usart3_pins(void)
{
	at91_set_B_periph(AT91_PIN_PA5, 1);		/* TXD3 */
	at91_set_B_periph(AT91_PIN_PA6, 0);		/* RXD3 */
}

796 797
struct platform_device *at91_uarts[ATMEL_MAX_UART];	/* the UARTs to use */
struct platform_device *atmel_default_console_device;	/* the serial console device */
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837

void __init at91_init_serial(struct at91_uart_config *config)
{
	int i;

	/* Fill in list of supported UARTs */
	for (i = 0; i < config->nr_tty; i++) {
		switch (config->tty_map[i]) {
			case 0:
				configure_usart0_pins();
				at91_uarts[i] = &at91rm9200_uart0_device;
				at91_clock_associate("usart0_clk", &at91rm9200_uart0_device.dev, "usart");
				break;
			case 1:
				configure_usart1_pins();
				at91_uarts[i] = &at91rm9200_uart1_device;
				at91_clock_associate("usart1_clk", &at91rm9200_uart1_device.dev, "usart");
				break;
			case 2:
				configure_usart2_pins();
				at91_uarts[i] = &at91rm9200_uart2_device;
				at91_clock_associate("usart2_clk", &at91rm9200_uart2_device.dev, "usart");
				break;
			case 3:
				configure_usart3_pins();
				at91_uarts[i] = &at91rm9200_uart3_device;
				at91_clock_associate("usart3_clk", &at91rm9200_uart3_device.dev, "usart");
				break;
			case 4:
				configure_dbgu_pins();
				at91_uarts[i] = &at91rm9200_dbgu_device;
				at91_clock_associate("mck", &at91rm9200_dbgu_device.dev, "usart");
				break;
			default:
				continue;
		}
		at91_uarts[i]->id = i;		/* update ID number to mapped ID */
	}

	/* Set serial console device */
838 839 840
	if (config->console_tty < ATMEL_MAX_UART)
		atmel_default_console_device = at91_uarts[config->console_tty];
	if (!atmel_default_console_device)
841 842 843 844 845 846 847
		printk(KERN_INFO "AT91: No default serial console defined.\n");
}

void __init at91_add_device_serial(void)
{
	int i;

848
	for (i = 0; i < ATMEL_MAX_UART; i++) {
849 850 851 852 853 854 855 856 857 858
		if (at91_uarts[i])
			platform_device_register(at91_uarts[i]);
	}
}
#else
void __init at91_init_serial(struct at91_uart_config *config) {}
void __init at91_add_device_serial(void) {}
#endif


859
/* -------------------------------------------------------------------- */
860 861 862 863 864 865 866 867 868 869 870 871 872

/*
 * These devices are always present and don't need any board-specific
 * setup.
 */
static int __init at91_add_standard_devices(void)
{
	at91_add_device_rtc();
	at91_add_device_watchdog();
	return 0;
}

arch_initcall(at91_add_standard_devices);