micrel.c 22.6 KB
Newer Older
1 2 3 4 5 6 7
/*
 * drivers/net/phy/micrel.c
 *
 * Driver for Micrel PHYs
 *
 * Author: David J. Choi
 *
8
 * Copyright (c) 2010-2013 Micrel, Inc.
9
 * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
10 11 12 13 14 15
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
16 17 18 19 20 21 22
 * Support : Micrel Phys:
 *		Giga phys: ksz9021, ksz9031
 *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
 *			   ksz8021, ksz8031, ksz8051,
 *			   ksz8081, ksz8091,
 *			   ksz8061,
 *		Switch : ksz8873, ksz886x
23 24 25 26 27
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/phy.h>
28
#include <linux/micrel_phy.h>
29
#include <linux/of.h>
30
#include <linux/clk.h>
31

32 33
/* Operation Mode Strap Override */
#define MII_KSZPHY_OMSO				0x16
J
Johan Hovold 已提交
34
#define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
35
#define KSZPHY_OMSO_NAND_TREE_ON		BIT(5)
J
Johan Hovold 已提交
36 37
#define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
#define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
38

C
Choi, David 已提交
39 40
/* general Interrupt control/status reg in vendor specific block. */
#define MII_KSZPHY_INTCS			0x1B
J
Johan Hovold 已提交
41 42 43 44 45 46 47 48
#define	KSZPHY_INTCS_JABBER			BIT(15)
#define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
#define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
#define	KSZPHY_INTCS_PARELLEL			BIT(12)
#define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
#define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
#define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
#define	KSZPHY_INTCS_LINK_UP			BIT(8)
C
Choi, David 已提交
49 50 51
#define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
						KSZPHY_INTCS_LINK_DOWN)

52 53 54 55 56 57
/* PHY Control 1 */
#define	MII_KSZPHY_CTRL_1			0x1e

/* PHY Control 2 / PHY Control (if no PHY Control 1) */
#define	MII_KSZPHY_CTRL_2			0x1f
#define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
C
Choi, David 已提交
58
/* bitmap of PHY register to set interrupt mode */
J
Johan Hovold 已提交
59
#define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
60
#define KSZPHY_RMII_REF_CLK_SEL			BIT(7)
C
Choi, David 已提交
61

62 63 64 65 66 67 68 69 70 71 72 73 74 75
/* Write/read to/from extended registers */
#define MII_KSZPHY_EXTREG                       0x0b
#define KSZPHY_EXTREG_WRITE                     0x8000

#define MII_KSZPHY_EXTREG_WRITE                 0x0c
#define MII_KSZPHY_EXTREG_READ                  0x0d

/* Extended registers */
#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
#define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
#define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106

#define PS_TO_REG				200

76 77
struct kszphy_type {
	u32 led_mode_reg;
78
	u16 interrupt_level_mask;
79
	bool has_broadcast_disable;
80
	bool has_nand_tree_disable;
81
	bool has_rmii_ref_clk_sel;
82 83 84 85
};

struct kszphy_priv {
	const struct kszphy_type *type;
86
	int led_mode;
87 88
	bool rmii_ref_clk_sel;
	bool rmii_ref_clk_sel_val;
89 90 91 92
};

static const struct kszphy_type ksz8021_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
93
	.has_broadcast_disable	= true,
94
	.has_nand_tree_disable	= true,
95
	.has_rmii_ref_clk_sel	= true,
96 97 98 99 100 101 102 103
};

static const struct kszphy_type ksz8041_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_1,
};

static const struct kszphy_type ksz8051_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
104
	.has_nand_tree_disable	= true,
105 106 107 108
};

static const struct kszphy_type ksz8081_type = {
	.led_mode_reg		= MII_KSZPHY_CTRL_2,
109
	.has_broadcast_disable	= true,
110
	.has_nand_tree_disable	= true,
111
	.has_rmii_ref_clk_sel	= true,
112 113
};

114 115 116 117 118 119 120 121
static const struct kszphy_type ks8737_type = {
	.interrupt_level_mask	= BIT(14),
};

static const struct kszphy_type ksz9021_type = {
	.interrupt_level_mask	= BIT(14),
};

122
static int kszphy_extended_write(struct phy_device *phydev,
123
				u32 regnum, u16 val)
124 125 126 127 128 129
{
	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
}

static int kszphy_extended_read(struct phy_device *phydev,
130
				u32 regnum)
131 132 133 134 135
{
	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
}

C
Choi, David 已提交
136 137 138 139 140 141 142 143 144 145 146 147
static int kszphy_ack_interrupt(struct phy_device *phydev)
{
	/* bit[7..0] int status, which is a read and clear register. */
	int rc;

	rc = phy_read(phydev, MII_KSZPHY_INTCS);

	return (rc < 0) ? rc : 0;
}

static int kszphy_config_intr(struct phy_device *phydev)
{
148 149 150
	const struct kszphy_type *type = phydev->drv->driver_data;
	int temp;
	u16 mask;
C
Choi, David 已提交
151

152 153 154 155
	if (type && type->interrupt_level_mask)
		mask = type->interrupt_level_mask;
	else
		mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
C
Choi, David 已提交
156 157 158

	/* set the interrupt pin active low */
	temp = phy_read(phydev, MII_KSZPHY_CTRL);
159 160
	if (temp < 0)
		return temp;
161
	temp &= ~mask;
C
Choi, David 已提交
162 163
	phy_write(phydev, MII_KSZPHY_CTRL, temp);

164 165 166 167 168
	/* enable / disable interrupts */
	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
		temp = KSZPHY_INTCS_ALL;
	else
		temp = 0;
C
Choi, David 已提交
169

170
	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
C
Choi, David 已提交
171
}
172

173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
{
	int ctrl;

	ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
	if (ctrl < 0)
		return ctrl;

	if (val)
		ctrl |= KSZPHY_RMII_REF_CLK_SEL;
	else
		ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;

	return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
}

189
static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
190
{
191
	int rc, temp, shift;
192

193 194 195 196 197 198 199 200 201 202 203
	switch (reg) {
	case MII_KSZPHY_CTRL_1:
		shift = 14;
		break;
	case MII_KSZPHY_CTRL_2:
		shift = 4;
		break;
	default:
		return -EINVAL;
	}

204
	temp = phy_read(phydev, reg);
205 206 207 208
	if (temp < 0) {
		rc = temp;
		goto out;
	}
209

210
	temp &= ~(3 << shift);
211 212
	temp |= val << shift;
	rc = phy_write(phydev, reg, temp);
213 214 215
out:
	if (rc < 0)
		dev_err(&phydev->dev, "failed to set led mode\n");
216

217
	return rc;
218 219
}

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/* Disable PHY address 0 as the broadcast address, so that it can be used as a
 * unique (non-broadcast) address on a shared bus.
 */
static int kszphy_broadcast_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
out:
	if (ret)
		dev_err(&phydev->dev, "failed to disable broadcast address\n");

	return ret;
}

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
static int kszphy_nand_tree_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
		return 0;

	ret = phy_write(phydev, MII_KSZPHY_OMSO,
			ret & ~KSZPHY_OMSO_NAND_TREE_ON);
out:
	if (ret)
		dev_err(&phydev->dev, "failed to disable NAND tree mode\n");

	return ret;
}

259 260
static int kszphy_config_init(struct phy_device *phydev)
{
261 262
	struct kszphy_priv *priv = phydev->priv;
	const struct kszphy_type *type;
263
	int ret;
264

265 266 267 268 269
	if (!priv)
		return 0;

	type = priv->type;

270 271 272
	if (type->has_broadcast_disable)
		kszphy_broadcast_disable(phydev);

273 274 275
	if (type->has_nand_tree_disable)
		kszphy_nand_tree_disable(phydev);

276 277 278 279 280 281 282 283
	if (priv->rmii_ref_clk_sel) {
		ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
		if (ret) {
			dev_err(&phydev->dev, "failed to set rmii reference clock\n");
			return ret;
		}
	}

284 285
	if (priv->led_mode >= 0)
		kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
286 287

	return 0;
288 289
}

290
static int ksz9021_load_values_from_of(struct phy_device *phydev,
291 292 293 294
				       const struct device_node *of_node,
				       u16 reg,
				       const char *field1, const char *field2,
				       const char *field3, const char *field4)
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
{
	int val1 = -1;
	int val2 = -2;
	int val3 = -3;
	int val4 = -4;
	int newval;
	int matches = 0;

	if (!of_property_read_u32(of_node, field1, &val1))
		matches++;

	if (!of_property_read_u32(of_node, field2, &val2))
		matches++;

	if (!of_property_read_u32(of_node, field3, &val3))
		matches++;

	if (!of_property_read_u32(of_node, field4, &val4))
		matches++;

	if (!matches)
		return 0;

	if (matches < 4)
		newval = kszphy_extended_read(phydev, reg);
	else
		newval = 0;

	if (val1 != -1)
		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);

326
	if (val2 != -2)
327 328
		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);

329
	if (val3 != -3)
330 331
		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);

332
	if (val4 != -4)
333 334 335 336 337 338 339
		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);

	return kszphy_extended_write(phydev, reg, newval);
}

static int ksz9021_config_init(struct phy_device *phydev)
{
340 341
	const struct device *dev = &phydev->dev;
	const struct device_node *of_node = dev->of_node;
342 343 344 345 346 347 348 349 350 351 352 353
	const struct device *dev_walker;

	/* The Micrel driver has a deprecated option to place phy OF
	 * properties in the MAC node. Walk up the tree of devices to
	 * find a device with an OF node.
	 */
	dev_walker = &phydev->dev;
	do {
		of_node = dev_walker->of_node;
		dev_walker = dev_walker->parent;

	} while (!of_node && dev_walker);
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371

	if (of_node) {
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
				    "txen-skew-ps", "txc-skew-ps",
				    "rxdv-skew-ps", "rxc-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_RX_DATA_PAD_SKEW,
				    "rxd0-skew-ps", "rxd1-skew-ps",
				    "rxd2-skew-ps", "rxd3-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_TX_DATA_PAD_SKEW,
				    "txd0-skew-ps", "txd1-skew-ps",
				    "txd2-skew-ps", "txd3-skew-ps");
	}
	return 0;
}

372 373 374 375 376 377
#define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
#define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
#define OP_DATA				1
#define KSZ9031_PS_TO_REG		60

/* Extended registers */
378 379 380 381
/* MMD Address 0x0 */
#define MII_KSZ9031RN_FLP_BURST_TX_LO	3
#define MII_KSZ9031RN_FLP_BURST_TX_HI	4

382
/* MMD Address 0x2 */
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
#define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
#define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
#define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
#define MII_KSZ9031RN_CLK_PAD_SKEW	8

static int ksz9031_extended_write(struct phy_device *phydev,
				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
}

static int ksz9031_extended_read(struct phy_device *phydev,
				 u8 mode, u32 dev_addr, u32 regnum)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
}

static int ksz9031_of_load_skew_values(struct phy_device *phydev,
407
				       const struct device_node *of_node,
408
				       u16 reg, size_t field_sz,
409
				       const char *field[], u8 numfields)
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
{
	int val[4] = {-1, -2, -3, -4};
	int matches = 0;
	u16 mask;
	u16 maxval;
	u16 newval;
	int i;

	for (i = 0; i < numfields; i++)
		if (!of_property_read_u32(of_node, field[i], val + i))
			matches++;

	if (!matches)
		return 0;

	if (matches < numfields)
		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
	else
		newval = 0;

	maxval = (field_sz == 4) ? 0xf : 0x1f;
	for (i = 0; i < numfields; i++)
		if (val[i] != -(i + 1)) {
			mask = 0xffff;
			mask ^= maxval << (field_sz * i);
			newval = (newval & mask) |
				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
					<< (field_sz * i));
		}

	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
}

443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
static int ksz9031_center_flp_timing(struct phy_device *phydev)
{
	int result;

	/* Center KSZ9031RNX FLP timing at 16ms. */
	result = ksz9031_extended_write(phydev, OP_DATA, 0,
					MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
	result = ksz9031_extended_write(phydev, OP_DATA, 0,
					MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);

	if (result)
		return result;

	return genphy_restart_aneg(phydev);
}

459 460
static int ksz9031_config_init(struct phy_device *phydev)
{
461 462 463 464
	const struct device *dev = &phydev->dev;
	const struct device_node *of_node = dev->of_node;
	static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
	static const char *rx_data_skews[4] = {
465 466 467
		"rxd0-skew-ps", "rxd1-skew-ps",
		"rxd2-skew-ps", "rxd3-skew-ps"
	};
468
	static const char *tx_data_skews[4] = {
469 470 471
		"txd0-skew-ps", "txd1-skew-ps",
		"txd2-skew-ps", "txd3-skew-ps"
	};
472
	static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493

	if (!of_node && dev->parent->of_node)
		of_node = dev->parent->of_node;

	if (of_node) {
		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
				clk_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
				control_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
				rx_data_skews, 4);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
				tx_data_skews, 4);
	}
494 495

	return ksz9031_center_flp_timing(phydev);
496 497
}

498
#define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
J
Johan Hovold 已提交
499 500
#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
501
static int ksz8873mll_read_status(struct phy_device *phydev)
502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
{
	int regval;

	/* dummy read */
	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
		phydev->duplex = DUPLEX_HALF;
	else
		phydev->duplex = DUPLEX_FULL;

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
		phydev->speed = SPEED_10;
	else
		phydev->speed = SPEED_100;

	phydev->link = 1;
	phydev->pause = phydev->asym_pause = 0;

	return 0;
}

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
static int ksz9031_read_status(struct phy_device *phydev)
{
	int err;
	int regval;

	err = genphy_read_status(phydev);
	if (err)
		return err;

	/* Make sure the PHY is not broken. Read idle error count,
	 * and reset the PHY if it is maxed out.
	 */
	regval = phy_read(phydev, MII_STAT1000);
	if ((regval & 0xFF) == 0xFF) {
		phy_init_hw(phydev);
		phydev->link = 0;
	}

	return 0;
}

547 548 549 550 551
static int ksz8873mll_config_aneg(struct phy_device *phydev)
{
	return 0;
}

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
/* This routine returns -1 as an indication to the caller that the
 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
 * MMD extended PHY registers.
 */
static int
ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
		      int regnum)
{
	return -1;
}

/* This routine does nothing since the Micrel ksz9021 does not support
 * standard IEEE MMD extended PHY registers.
 */
static void
ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
		      int regnum, u32 val)
{
}

572 573 574
static int kszphy_probe(struct phy_device *phydev)
{
	const struct kszphy_type *type = phydev->drv->driver_data;
575
	const struct device_node *np = phydev->dev.of_node;
576
	struct kszphy_priv *priv;
577
	struct clk *clk;
578
	int ret;
579 580 581 582 583 584 585 586 587

	priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
	if (!priv)
		return -ENOMEM;

	phydev->priv = priv;

	priv->type = type;

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
	if (type->led_mode_reg) {
		ret = of_property_read_u32(np, "micrel,led-mode",
				&priv->led_mode);
		if (ret)
			priv->led_mode = -1;

		if (priv->led_mode > 3) {
			dev_err(&phydev->dev, "invalid led mode: 0x%02x\n",
					priv->led_mode);
			priv->led_mode = -1;
		}
	} else {
		priv->led_mode = -1;
	}

603
	clk = devm_clk_get(&phydev->dev, "rmii-ref");
604 605
	/* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
	if (!IS_ERR_OR_NULL(clk)) {
606
		unsigned long rate = clk_get_rate(clk);
607
		bool rmii_ref_clk_sel_25_mhz;
608

609
		priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
610 611
		rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
				"micrel,rmii-reference-clock-select-25-mhz");
612

613
		if (rate > 24500000 && rate < 25500000) {
614
			priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
615
		} else if (rate > 49500000 && rate < 50500000) {
616
			priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
617 618 619 620 621 622
		} else {
			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
			return -EINVAL;
		}
	}

623 624 625 626 627 628 629
	/* Support legacy board-file configuration */
	if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
		priv->rmii_ref_clk_sel = true;
		priv->rmii_ref_clk_sel_val = true;
	}

	return 0;
630 631
}

632 633
static struct phy_driver ksphy_driver[] = {
{
C
Choi, David 已提交
634 635 636 637 638
	.phy_id		= PHY_ID_KS8737,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KS8737",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
639
	.driver_data	= &ks8737_type,
C
Choi, David 已提交
640 641 642 643
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
644
	.config_intr	= kszphy_config_intr,
645 646
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
C
Choi, David 已提交
647
	.driver		= { .owner = THIS_MODULE,},
648 649 650
}, {
	.phy_id		= PHY_ID_KSZ8021,
	.phy_id_mask	= 0x00ffffff,
651
	.name		= "Micrel KSZ8021 or KSZ8031",
652 653 654
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
655
	.driver_data	= &ksz8021_type,
656
	.probe		= kszphy_probe,
657
	.config_init	= kszphy_config_init,
658 659 660 661
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
662 663
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
664
	.driver		= { .owner = THIS_MODULE,},
665 666 667 668 669 670 671
}, {
	.phy_id		= PHY_ID_KSZ8031,
	.phy_id_mask	= 0x00ffffff,
	.name		= "Micrel KSZ8031",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
672
	.driver_data	= &ksz8021_type,
673
	.probe		= kszphy_probe,
674
	.config_init	= kszphy_config_init,
675 676 677 678
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
679 680
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
681
	.driver		= { .owner = THIS_MODULE,},
682
}, {
683
	.phy_id		= PHY_ID_KSZ8041,
C
Choi, David 已提交
684
	.phy_id_mask	= 0x00fffff0,
685
	.name		= "Micrel KSZ8041",
C
Choi, David 已提交
686 687 688
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
				| SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
689 690 691
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
C
Choi, David 已提交
692 693 694 695
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
696 697
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
C
Choi, David 已提交
698
	.driver		= { .owner = THIS_MODULE,},
699 700 701 702 703 704 705
}, {
	.phy_id		= PHY_ID_KSZ8041RNLI,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ8041RNLI",
	.features	= PHY_BASIC_FEATURES |
			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
706 707 708
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
709 710 711 712 713 714 715
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
	.driver		= { .owner = THIS_MODULE,},
716
}, {
717
	.phy_id		= PHY_ID_KSZ8051,
718
	.phy_id_mask	= 0x00fffff0,
719
	.name		= "Micrel KSZ8051",
C
Choi, David 已提交
720 721 722
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
				| SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
723 724
	.driver_data	= &ksz8051_type,
	.probe		= kszphy_probe,
725
	.config_init	= kszphy_config_init,
726 727
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
728 729
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
730 731
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
732
	.driver		= { .owner = THIS_MODULE,},
733
}, {
734 735
	.phy_id		= PHY_ID_KSZ8001,
	.name		= "Micrel KSZ8001 or KS8721",
736
	.phy_id_mask	= 0x00ffffff,
C
Choi, David 已提交
737 738
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
739 740 741
	.driver_data	= &ksz8041_type,
	.probe		= kszphy_probe,
	.config_init	= kszphy_config_init,
742 743
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
744 745
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
746 747
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
748
	.driver		= { .owner = THIS_MODULE,},
749 750 751 752 753 754
}, {
	.phy_id		= PHY_ID_KSZ8081,
	.name		= "Micrel KSZ8081 or KSZ8091",
	.phy_id_mask	= 0x00fffff0,
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
755 756
	.driver_data	= &ksz8081_type,
	.probe		= kszphy_probe,
757
	.config_init	= kszphy_config_init,
758 759 760 761
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
762 763
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
764 765 766 767 768 769 770 771 772 773 774 775
	.driver		= { .owner = THIS_MODULE,},
}, {
	.phy_id		= PHY_ID_KSZ8061,
	.name		= "Micrel KSZ8061",
	.phy_id_mask	= 0x00fffff0,
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
776 777
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
778
	.driver		= { .owner = THIS_MODULE,},
779
}, {
780
	.phy_id		= PHY_ID_KSZ9021,
781
	.phy_id_mask	= 0x000ffffe,
782
	.name		= "Micrel KSZ9021 Gigabit PHY",
783
	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
C
Choi, David 已提交
784
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
785
	.driver_data	= &ksz9021_type,
786
	.config_init	= ksz9021_config_init,
787 788
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
789
	.ack_interrupt	= kszphy_ack_interrupt,
790
	.config_intr	= kszphy_config_intr,
791 792
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
793 794
	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
795
	.driver		= { .owner = THIS_MODULE, },
796 797 798 799
}, {
	.phy_id		= PHY_ID_KSZ9031,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ9031 Gigabit PHY",
800
	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
801
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
802
	.driver_data	= &ksz9021_type,
803
	.config_init	= ksz9031_config_init,
804
	.config_aneg	= genphy_config_aneg,
805
	.read_status	= ksz9031_read_status,
806
	.ack_interrupt	= kszphy_ack_interrupt,
807
	.config_intr	= kszphy_config_intr,
808 809
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
810
	.driver		= { .owner = THIS_MODULE, },
811 812 813 814 815 816 817 818 819
}, {
	.phy_id		= PHY_ID_KSZ8873MLL,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ8873MLL Switch",
	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG,
	.config_init	= kszphy_config_init,
	.config_aneg	= ksz8873mll_config_aneg,
	.read_status	= ksz8873mll_read_status,
820 821
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
822
	.driver		= { .owner = THIS_MODULE, },
823 824 825 826 827 828 829 830 831
}, {
	.phy_id		= PHY_ID_KSZ886X,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ886X Switch",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
832 833
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
834
	.driver		= { .owner = THIS_MODULE, },
835
} };
836

837
module_phy_driver(ksphy_driver);
838 839 840 841

MODULE_DESCRIPTION("Micrel PHY driver");
MODULE_AUTHOR("David J. Choi");
MODULE_LICENSE("GPL");
842

843
static struct mdio_device_id __maybe_unused micrel_tbl[] = {
844
	{ PHY_ID_KSZ9021, 0x000ffffe },
845
	{ PHY_ID_KSZ9031, 0x00fffff0 },
846
	{ PHY_ID_KSZ8001, 0x00ffffff },
C
Choi, David 已提交
847
	{ PHY_ID_KS8737, 0x00fffff0 },
848
	{ PHY_ID_KSZ8021, 0x00ffffff },
849
	{ PHY_ID_KSZ8031, 0x00ffffff },
850 851
	{ PHY_ID_KSZ8041, 0x00fffff0 },
	{ PHY_ID_KSZ8051, 0x00fffff0 },
852 853
	{ PHY_ID_KSZ8061, 0x00fffff0 },
	{ PHY_ID_KSZ8081, 0x00fffff0 },
854
	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
855
	{ PHY_ID_KSZ886X, 0x00fffff0 },
856 857 858 859
	{ }
};

MODULE_DEVICE_TABLE(mdio, micrel_tbl);