micrel.c 19.6 KB
Newer Older
1 2 3 4 5 6 7
/*
 * drivers/net/phy/micrel.c
 *
 * Driver for Micrel PHYs
 *
 * Author: David J. Choi
 *
8
 * Copyright (c) 2010-2013 Micrel, Inc.
9 10 11 12 13 14
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
15 16 17 18 19 20 21
 * Support : Micrel Phys:
 *		Giga phys: ksz9021, ksz9031
 *		100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
 *			   ksz8021, ksz8031, ksz8051,
 *			   ksz8081, ksz8091,
 *			   ksz8061,
 *		Switch : ksz8873, ksz886x
22 23 24 25 26
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/phy.h>
27
#include <linux/micrel_phy.h>
28
#include <linux/of.h>
29
#include <linux/clk.h>
30

31 32
/* Operation Mode Strap Override */
#define MII_KSZPHY_OMSO				0x16
J
Johan Hovold 已提交
33 34 35
#define KSZPHY_OMSO_B_CAST_OFF			BIT(9)
#define KSZPHY_OMSO_RMII_OVERRIDE		BIT(1)
#define KSZPHY_OMSO_MII_OVERRIDE		BIT(0)
36

C
Choi, David 已提交
37 38
/* general Interrupt control/status reg in vendor specific block. */
#define MII_KSZPHY_INTCS			0x1B
J
Johan Hovold 已提交
39 40 41 42 43 44 45 46
#define	KSZPHY_INTCS_JABBER			BIT(15)
#define	KSZPHY_INTCS_RECEIVE_ERR		BIT(14)
#define	KSZPHY_INTCS_PAGE_RECEIVE		BIT(13)
#define	KSZPHY_INTCS_PARELLEL			BIT(12)
#define	KSZPHY_INTCS_LINK_PARTNER_ACK		BIT(11)
#define	KSZPHY_INTCS_LINK_DOWN			BIT(10)
#define	KSZPHY_INTCS_REMOTE_FAULT		BIT(9)
#define	KSZPHY_INTCS_LINK_UP			BIT(8)
C
Choi, David 已提交
47 48 49
#define	KSZPHY_INTCS_ALL			(KSZPHY_INTCS_LINK_UP |\
						KSZPHY_INTCS_LINK_DOWN)

50 51 52 53 54 55
/* PHY Control 1 */
#define	MII_KSZPHY_CTRL_1			0x1e

/* PHY Control 2 / PHY Control (if no PHY Control 1) */
#define	MII_KSZPHY_CTRL_2			0x1f
#define	MII_KSZPHY_CTRL				MII_KSZPHY_CTRL_2
C
Choi, David 已提交
56
/* bitmap of PHY register to set interrupt mode */
J
Johan Hovold 已提交
57 58 59 60
#define KSZPHY_CTRL_INT_ACTIVE_HIGH		BIT(9)
#define KSZ9021_CTRL_INT_ACTIVE_HIGH		BIT(14)
#define KS8737_CTRL_INT_ACTIVE_HIGH		BIT(14)
#define KSZ8051_RMII_50MHZ_CLK			BIT(7)
C
Choi, David 已提交
61

62 63 64 65 66 67 68 69 70 71 72 73 74 75
/* Write/read to/from extended registers */
#define MII_KSZPHY_EXTREG                       0x0b
#define KSZPHY_EXTREG_WRITE                     0x8000

#define MII_KSZPHY_EXTREG_WRITE                 0x0c
#define MII_KSZPHY_EXTREG_READ                  0x0d

/* Extended registers */
#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW         0x104
#define MII_KSZPHY_RX_DATA_PAD_SKEW             0x105
#define MII_KSZPHY_TX_DATA_PAD_SKEW             0x106

#define PS_TO_REG				200

76 77 78 79
static int ksz_config_flags(struct phy_device *phydev)
{
	int regval;

80
	if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) {
81
		regval = phy_read(phydev, MII_KSZPHY_CTRL);
82 83 84 85
		if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK)
			regval |= KSZ8051_RMII_50MHZ_CLK;
		else
			regval &= ~KSZ8051_RMII_50MHZ_CLK;
86 87 88 89 90
		return phy_write(phydev, MII_KSZPHY_CTRL, regval);
	}
	return 0;
}

91
static int kszphy_extended_write(struct phy_device *phydev,
92
				u32 regnum, u16 val)
93 94 95 96 97 98
{
	phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
	return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
}

static int kszphy_extended_read(struct phy_device *phydev,
99
				u32 regnum)
100 101 102 103 104
{
	phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
	return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
}

C
Choi, David 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
static int kszphy_ack_interrupt(struct phy_device *phydev)
{
	/* bit[7..0] int status, which is a read and clear register. */
	int rc;

	rc = phy_read(phydev, MII_KSZPHY_INTCS);

	return (rc < 0) ? rc : 0;
}

static int kszphy_set_interrupt(struct phy_device *phydev)
{
	int temp;
	temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
		KSZPHY_INTCS_ALL : 0;
	return phy_write(phydev, MII_KSZPHY_INTCS, temp);
}

static int kszphy_config_intr(struct phy_device *phydev)
{
	int temp, rc;

	/* set the interrupt pin active low */
	temp = phy_read(phydev, MII_KSZPHY_CTRL);
129 130
	if (temp < 0)
		return temp;
C
Choi, David 已提交
131 132 133 134 135 136 137 138 139 140 141 142
	temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
	phy_write(phydev, MII_KSZPHY_CTRL, temp);
	rc = kszphy_set_interrupt(phydev);
	return rc < 0 ? rc : 0;
}

static int ksz9021_config_intr(struct phy_device *phydev)
{
	int temp, rc;

	/* set the interrupt pin active low */
	temp = phy_read(phydev, MII_KSZPHY_CTRL);
143 144
	if (temp < 0)
		return temp;
C
Choi, David 已提交
145 146 147 148 149 150 151 152 153 154 155 156
	temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
	phy_write(phydev, MII_KSZPHY_CTRL, temp);
	rc = kszphy_set_interrupt(phydev);
	return rc < 0 ? rc : 0;
}

static int ks8737_config_intr(struct phy_device *phydev)
{
	int temp, rc;

	/* set the interrupt pin active low */
	temp = phy_read(phydev, MII_KSZPHY_CTRL);
157 158
	if (temp < 0)
		return temp;
C
Choi, David 已提交
159 160 161 162 163
	temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
	phy_write(phydev, MII_KSZPHY_CTRL, temp);
	rc = kszphy_set_interrupt(phydev);
	return rc < 0 ? rc : 0;
}
164

165
static int kszphy_setup_led(struct phy_device *phydev, u32 reg)
166 167 168 169
{

	struct device *dev = &phydev->dev;
	struct device_node *of_node = dev->of_node;
170
	int rc, temp, shift;
171 172 173 174 175 176 177 178
	u32 val;

	if (!of_node && dev->parent->of_node)
		of_node = dev->parent->of_node;

	if (of_property_read_u32(of_node, "micrel,led-mode", &val))
		return 0;

179 180 181 182 183
	if (val > 3) {
		dev_err(&phydev->dev, "invalid led mode: 0x%02x\n", val);
		return -EINVAL;
	}

184 185 186 187 188 189 190 191 192 193 194
	switch (reg) {
	case MII_KSZPHY_CTRL_1:
		shift = 14;
		break;
	case MII_KSZPHY_CTRL_2:
		shift = 4;
		break;
	default:
		return -EINVAL;
	}

195
	temp = phy_read(phydev, reg);
196 197 198 199
	if (temp < 0) {
		rc = temp;
		goto out;
	}
200

201
	temp &= ~(3 << shift);
202 203
	temp |= val << shift;
	rc = phy_write(phydev, reg, temp);
204 205 206
out:
	if (rc < 0)
		dev_err(&phydev->dev, "failed to set led mode\n");
207

208
	return rc;
209 210
}

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
/* Disable PHY address 0 as the broadcast address, so that it can be used as a
 * unique (non-broadcast) address on a shared bus.
 */
static int kszphy_broadcast_disable(struct phy_device *phydev)
{
	int ret;

	ret = phy_read(phydev, MII_KSZPHY_OMSO);
	if (ret < 0)
		goto out;

	ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
out:
	if (ret)
		dev_err(&phydev->dev, "failed to disable broadcast address\n");

	return ret;
}

230 231 232 233 234
static int kszphy_config_init(struct phy_device *phydev)
{
	return 0;
}

235 236
static int kszphy_config_init_led8041(struct phy_device *phydev)
{
237
	return kszphy_setup_led(phydev, MII_KSZPHY_CTRL_1);
238 239
}

240 241
static int ksz8021_config_init(struct phy_device *phydev)
{
242 243
	int rc;

244
	kszphy_setup_led(phydev, MII_KSZPHY_CTRL_2);
245

246
	rc = ksz_config_flags(phydev);
247 248
	if (rc < 0)
		return rc;
249 250 251

	rc = kszphy_broadcast_disable(phydev);

252
	return rc < 0 ? rc : 0;
253 254
}

255 256
static int ks8051_config_init(struct phy_device *phydev)
{
257
	int rc;
258

259
	kszphy_setup_led(phydev, MII_KSZPHY_CTRL_2);
260

261 262
	rc = ksz_config_flags(phydev);
	return rc < 0 ? rc : 0;
263 264
}

265 266 267
static int ksz8081_config_init(struct phy_device *phydev)
{
	kszphy_broadcast_disable(phydev);
268
	kszphy_setup_led(phydev, MII_KSZPHY_CTRL_2);
269 270 271 272

	return 0;
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
static int ksz9021_load_values_from_of(struct phy_device *phydev,
				       struct device_node *of_node, u16 reg,
				       char *field1, char *field2,
				       char *field3, char *field4)
{
	int val1 = -1;
	int val2 = -2;
	int val3 = -3;
	int val4 = -4;
	int newval;
	int matches = 0;

	if (!of_property_read_u32(of_node, field1, &val1))
		matches++;

	if (!of_property_read_u32(of_node, field2, &val2))
		matches++;

	if (!of_property_read_u32(of_node, field3, &val3))
		matches++;

	if (!of_property_read_u32(of_node, field4, &val4))
		matches++;

	if (!matches)
		return 0;

	if (matches < 4)
		newval = kszphy_extended_read(phydev, reg);
	else
		newval = 0;

	if (val1 != -1)
		newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);

308
	if (val2 != -2)
309 310
		newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);

311
	if (val3 != -3)
312 313
		newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);

314
	if (val4 != -4)
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
		newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);

	return kszphy_extended_write(phydev, reg, newval);
}

static int ksz9021_config_init(struct phy_device *phydev)
{
	struct device *dev = &phydev->dev;
	struct device_node *of_node = dev->of_node;

	if (!of_node && dev->parent->of_node)
		of_node = dev->parent->of_node;

	if (of_node) {
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
				    "txen-skew-ps", "txc-skew-ps",
				    "rxdv-skew-ps", "rxc-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_RX_DATA_PAD_SKEW,
				    "rxd0-skew-ps", "rxd1-skew-ps",
				    "rxd2-skew-ps", "rxd3-skew-ps");
		ksz9021_load_values_from_of(phydev, of_node,
				    MII_KSZPHY_TX_DATA_PAD_SKEW,
				    "txd0-skew-ps", "txd1-skew-ps",
				    "txd2-skew-ps", "txd3-skew-ps");
	}
	return 0;
}

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
#define MII_KSZ9031RN_MMD_CTRL_REG	0x0d
#define MII_KSZ9031RN_MMD_REGDATA_REG	0x0e
#define OP_DATA				1
#define KSZ9031_PS_TO_REG		60

/* Extended registers */
#define MII_KSZ9031RN_CONTROL_PAD_SKEW	4
#define MII_KSZ9031RN_RX_DATA_PAD_SKEW	5
#define MII_KSZ9031RN_TX_DATA_PAD_SKEW	6
#define MII_KSZ9031RN_CLK_PAD_SKEW	8

static int ksz9031_extended_write(struct phy_device *phydev,
				  u8 mode, u32 dev_addr, u32 regnum, u16 val)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
}

static int ksz9031_extended_read(struct phy_device *phydev,
				 u8 mode, u32 dev_addr, u32 regnum)
{
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
	phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
	phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
	return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
}

static int ksz9031_of_load_skew_values(struct phy_device *phydev,
				       struct device_node *of_node,
				       u16 reg, size_t field_sz,
				       char *field[], u8 numfields)
{
	int val[4] = {-1, -2, -3, -4};
	int matches = 0;
	u16 mask;
	u16 maxval;
	u16 newval;
	int i;

	for (i = 0; i < numfields; i++)
		if (!of_property_read_u32(of_node, field[i], val + i))
			matches++;

	if (!matches)
		return 0;

	if (matches < numfields)
		newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
	else
		newval = 0;

	maxval = (field_sz == 4) ? 0xf : 0x1f;
	for (i = 0; i < numfields; i++)
		if (val[i] != -(i + 1)) {
			mask = 0xffff;
			mask ^= maxval << (field_sz * i);
			newval = (newval & mask) |
				(((val[i] / KSZ9031_PS_TO_REG) & maxval)
					<< (field_sz * i));
		}

	return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
}

static int ksz9031_config_init(struct phy_device *phydev)
{
	struct device *dev = &phydev->dev;
	struct device_node *of_node = dev->of_node;
	char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
	char *rx_data_skews[4] = {
		"rxd0-skew-ps", "rxd1-skew-ps",
		"rxd2-skew-ps", "rxd3-skew-ps"
	};
	char *tx_data_skews[4] = {
		"txd0-skew-ps", "txd1-skew-ps",
		"txd2-skew-ps", "txd3-skew-ps"
	};
	char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};

	if (!of_node && dev->parent->of_node)
		of_node = dev->parent->of_node;

	if (of_node) {
		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CLK_PAD_SKEW, 5,
				clk_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
				control_skews, 2);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
				rx_data_skews, 4);

		ksz9031_of_load_skew_values(phydev, of_node,
				MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
				tx_data_skews, 4);
	}
	return 0;
}

449
#define KSZ8873MLL_GLOBAL_CONTROL_4	0x06
J
Johan Hovold 已提交
450 451
#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX	BIT(6)
#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED	BIT(4)
452
static int ksz8873mll_read_status(struct phy_device *phydev)
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
{
	int regval;

	/* dummy read */
	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
		phydev->duplex = DUPLEX_HALF;
	else
		phydev->duplex = DUPLEX_FULL;

	if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
		phydev->speed = SPEED_10;
	else
		phydev->speed = SPEED_100;

	phydev->link = 1;
	phydev->pause = phydev->asym_pause = 0;

	return 0;
}

static int ksz8873mll_config_aneg(struct phy_device *phydev)
{
	return 0;
}

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
/* This routine returns -1 as an indication to the caller that the
 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
 * MMD extended PHY registers.
 */
static int
ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
		      int regnum)
{
	return -1;
}

/* This routine does nothing since the Micrel ksz9021 does not support
 * standard IEEE MMD extended PHY registers.
 */
static void
ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
		      int regnum, u32 val)
{
}

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522
static int ksz8021_probe(struct phy_device *phydev)
{
	struct clk *clk;

	clk = devm_clk_get(&phydev->dev, "rmii-ref");
	if (!IS_ERR(clk)) {
		unsigned long rate = clk_get_rate(clk);

		if (rate > 24500000 && rate < 25500000) {
			phydev->dev_flags |= MICREL_PHY_25MHZ_CLK;
		} else if (rate > 49500000 && rate < 50500000) {
			phydev->dev_flags |= MICREL_PHY_50MHZ_CLK;
		} else {
			dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
			return -EINVAL;
		}
	}

	return 0;
}

523 524
static struct phy_driver ksphy_driver[] = {
{
C
Choi, David 已提交
525 526 527 528 529 530 531 532 533 534
	.phy_id		= PHY_ID_KS8737,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KS8737",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= ks8737_config_intr,
535 536
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
C
Choi, David 已提交
537
	.driver		= { .owner = THIS_MODULE,},
538 539 540
}, {
	.phy_id		= PHY_ID_KSZ8021,
	.phy_id_mask	= 0x00ffffff,
541
	.name		= "Micrel KSZ8021 or KSZ8031",
542 543 544
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
545
	.probe		= ksz8021_probe,
546 547 548 549 550
	.config_init	= ksz8021_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
551 552
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
553
	.driver		= { .owner = THIS_MODULE,},
554 555 556 557 558 559 560
}, {
	.phy_id		= PHY_ID_KSZ8031,
	.phy_id_mask	= 0x00ffffff,
	.name		= "Micrel KSZ8031",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
			   SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
561
	.probe		= ksz8021_probe,
562 563 564 565 566
	.config_init	= ksz8021_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
567 568
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
569
	.driver		= { .owner = THIS_MODULE,},
570
}, {
571
	.phy_id		= PHY_ID_KSZ8041,
C
Choi, David 已提交
572
	.phy_id_mask	= 0x00fffff0,
573
	.name		= "Micrel KSZ8041",
C
Choi, David 已提交
574 575 576
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
				| SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
577
	.config_init	= kszphy_config_init_led8041,
C
Choi, David 已提交
578 579 580 581
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
582 583
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
C
Choi, David 已提交
584
	.driver		= { .owner = THIS_MODULE,},
585 586 587 588 589 590 591
}, {
	.phy_id		= PHY_ID_KSZ8041RNLI,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ8041RNLI",
	.features	= PHY_BASIC_FEATURES |
			  SUPPORTED_Pause | SUPPORTED_Asym_Pause,
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
592
	.config_init	= kszphy_config_init_led8041,
593 594 595 596 597 598 599
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
	.driver		= { .owner = THIS_MODULE,},
600
}, {
601
	.phy_id		= PHY_ID_KSZ8051,
602
	.phy_id_mask	= 0x00fffff0,
603
	.name		= "Micrel KSZ8051",
C
Choi, David 已提交
604 605 606
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause
				| SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
607
	.config_init	= ks8051_config_init,
608 609
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
610 611
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
612 613
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
614
	.driver		= { .owner = THIS_MODULE,},
615
}, {
616 617
	.phy_id		= PHY_ID_KSZ8001,
	.name		= "Micrel KSZ8001 or KS8721",
618
	.phy_id_mask	= 0x00ffffff,
C
Choi, David 已提交
619 620
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
621
	.config_init	= kszphy_config_init_led8041,
622 623
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
624 625
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
626 627
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
628
	.driver		= { .owner = THIS_MODULE,},
629 630 631 632 633 634
}, {
	.phy_id		= PHY_ID_KSZ8081,
	.name		= "Micrel KSZ8081 or KSZ8091",
	.phy_id_mask	= 0x00fffff0,
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
635
	.config_init	= ksz8081_config_init,
636 637 638 639
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
640 641
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
642 643 644 645 646 647 648 649 650 651 652 653
	.driver		= { .owner = THIS_MODULE,},
}, {
	.phy_id		= PHY_ID_KSZ8061,
	.name		= "Micrel KSZ8061",
	.phy_id_mask	= 0x00fffff0,
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= kszphy_config_intr,
654 655
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
656
	.driver		= { .owner = THIS_MODULE,},
657
}, {
658
	.phy_id		= PHY_ID_KSZ9021,
659
	.phy_id_mask	= 0x000ffffe,
660
	.name		= "Micrel KSZ9021 Gigabit PHY",
661
	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
C
Choi, David 已提交
662
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
663
	.config_init	= ksz9021_config_init,
664 665
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
C
Choi, David 已提交
666 667
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= ksz9021_config_intr,
668 669
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
670 671
	.read_mmd_indirect = ksz9021_rd_mmd_phyreg,
	.write_mmd_indirect = ksz9021_wr_mmd_phyreg,
672
	.driver		= { .owner = THIS_MODULE, },
673 674 675 676
}, {
	.phy_id		= PHY_ID_KSZ9031,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ9031 Gigabit PHY",
677
	.features	= (PHY_GBIT_FEATURES | SUPPORTED_Pause),
678
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
679
	.config_init	= ksz9031_config_init,
680 681 682 683
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
	.ack_interrupt	= kszphy_ack_interrupt,
	.config_intr	= ksz9021_config_intr,
684 685
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
686
	.driver		= { .owner = THIS_MODULE, },
687 688 689 690 691 692 693 694 695
}, {
	.phy_id		= PHY_ID_KSZ8873MLL,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ8873MLL Switch",
	.features	= (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
	.flags		= PHY_HAS_MAGICANEG,
	.config_init	= kszphy_config_init,
	.config_aneg	= ksz8873mll_config_aneg,
	.read_status	= ksz8873mll_read_status,
696 697
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
698
	.driver		= { .owner = THIS_MODULE, },
699 700 701 702 703 704 705 706 707
}, {
	.phy_id		= PHY_ID_KSZ886X,
	.phy_id_mask	= 0x00fffff0,
	.name		= "Micrel KSZ886X Switch",
	.features	= (PHY_BASIC_FEATURES | SUPPORTED_Pause),
	.flags		= PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
	.config_init	= kszphy_config_init,
	.config_aneg	= genphy_config_aneg,
	.read_status	= genphy_read_status,
708 709
	.suspend	= genphy_suspend,
	.resume		= genphy_resume,
710
	.driver		= { .owner = THIS_MODULE, },
711
} };
712

713
module_phy_driver(ksphy_driver);
714 715 716 717

MODULE_DESCRIPTION("Micrel PHY driver");
MODULE_AUTHOR("David J. Choi");
MODULE_LICENSE("GPL");
718

719
static struct mdio_device_id __maybe_unused micrel_tbl[] = {
720
	{ PHY_ID_KSZ9021, 0x000ffffe },
721
	{ PHY_ID_KSZ9031, 0x00fffff0 },
722
	{ PHY_ID_KSZ8001, 0x00ffffff },
C
Choi, David 已提交
723
	{ PHY_ID_KS8737, 0x00fffff0 },
724
	{ PHY_ID_KSZ8021, 0x00ffffff },
725
	{ PHY_ID_KSZ8031, 0x00ffffff },
726 727
	{ PHY_ID_KSZ8041, 0x00fffff0 },
	{ PHY_ID_KSZ8051, 0x00fffff0 },
728 729
	{ PHY_ID_KSZ8061, 0x00fffff0 },
	{ PHY_ID_KSZ8081, 0x00fffff0 },
730
	{ PHY_ID_KSZ8873MLL, 0x00fffff0 },
731
	{ PHY_ID_KSZ886X, 0x00fffff0 },
732 733 734 735
	{ }
};

MODULE_DEVICE_TABLE(mdio, micrel_tbl);