en_tx.c 27.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 */

#include <asm/page.h>
#include <linux/mlx4/cq.h>
36
#include <linux/slab.h>
37 38 39
#include <linux/mlx4/qp.h>
#include <linux/skbuff.h>
#include <linux/if_vlan.h>
40
#include <linux/prefetch.h>
41
#include <linux/vmalloc.h>
42
#include <linux/tcp.h>
43
#include <linux/ip.h>
44
#include <linux/moduleparam.h>
45 46 47 48

#include "mlx4_en.h"

int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
49
			   struct mlx4_en_tx_ring **pring, u32 size,
50
			   u16 stride, int node, int queue_index)
51 52
{
	struct mlx4_en_dev *mdev = priv->mdev;
53
	struct mlx4_en_tx_ring *ring;
54 55 56
	int tmp;
	int err;

57
	ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node);
58
	if (!ring) {
59 60 61 62 63
		ring = kzalloc(sizeof(*ring), GFP_KERNEL);
		if (!ring) {
			en_err(priv, "Failed allocating TX ring\n");
			return -ENOMEM;
		}
64 65
	}

66 67 68 69 70
	ring->size = size;
	ring->size_mask = size - 1;
	ring->stride = stride;

	tmp = size * sizeof(struct mlx4_en_tx_info);
71
	ring->tx_info = kmalloc_node(tmp, GFP_KERNEL | __GFP_NOWARN, node);
72
	if (!ring->tx_info) {
73 74 75 76 77
		ring->tx_info = vmalloc(tmp);
		if (!ring->tx_info) {
			err = -ENOMEM;
			goto err_ring;
		}
78
	}
79

80
	en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n",
81 82
		 ring->tx_info, tmp);

83
	ring->bounce_buf = kmalloc_node(MAX_DESC_SIZE, GFP_KERNEL, node);
84
	if (!ring->bounce_buf) {
85 86 87 88 89
		ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL);
		if (!ring->bounce_buf) {
			err = -ENOMEM;
			goto err_info;
		}
90 91 92
	}
	ring->buf_size = ALIGN(size * ring->stride, MLX4_EN_PAGE_SIZE);

93
	/* Allocate HW buffers on provided NUMA node */
94
	set_dev_node(&mdev->dev->persist->pdev->dev, node);
95 96
	err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size,
				 2 * PAGE_SIZE);
97
	set_dev_node(&mdev->dev->persist->pdev->dev, mdev->dev->numa_node);
98
	if (err) {
99
		en_err(priv, "Failed allocating hwq resources\n");
100 101 102 103 104
		goto err_bounce;
	}

	err = mlx4_en_map_buffer(&ring->wqres.buf);
	if (err) {
105
		en_err(priv, "Failed to map TX buffer\n");
106 107 108 109 110
		goto err_hwq_res;
	}

	ring->buf = ring->wqres.buf.direct.buf;

J
Joe Perches 已提交
111 112 113
	en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d buf_size:%d dma:%llx\n",
	       ring, ring->buf, ring->size, ring->buf_size,
	       (unsigned long long) ring->wqres.buf.direct.map);
114

115 116 117 118 119 120 121
	err = mlx4_qp_reserve_range(mdev->dev, 1, 1, &ring->qpn,
				    MLX4_RESERVE_ETH_BF_QP);
	if (err) {
		en_err(priv, "failed reserving qp for TX ring\n");
		goto err_map;
	}

122
	err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->qp, GFP_KERNEL);
123
	if (err) {
124
		en_err(priv, "Failed allocating qp %d\n", ring->qpn);
125
		goto err_reserve;
126
	}
127
	ring->qp.event = mlx4_en_sqp_event;
128

129
	err = mlx4_bf_alloc(mdev->dev, &ring->bf, node);
130
	if (err) {
J
Joe Perches 已提交
131
		en_dbg(DRV, priv, "working without blueflame (%d)\n", err);
132 133 134
		ring->bf.uar = &mdev->priv_uar;
		ring->bf.uar->map = mdev->uar_map;
		ring->bf_enabled = false;
135 136 137 138 139 140 141
		ring->bf_alloced = false;
		priv->pflags &= ~MLX4_EN_PRIV_FLAGS_BLUEFLAME;
	} else {
		ring->bf_alloced = true;
		ring->bf_enabled = !!(priv->pflags &
				      MLX4_EN_PRIV_FLAGS_BLUEFLAME);
	}
142

143
	ring->hwtstamp_tx_type = priv->hwtstamp_config.tx_type;
144 145
	ring->queue_index = queue_index;

146
	if (queue_index < priv->num_tx_rings_p_up)
147 148 149
		cpumask_set_cpu(cpumask_local_spread(queue_index,
						     priv->mdev->dev->numa_node),
				&ring->affinity_mask);
150

151
	*pring = ring;
152 153
	return 0;

154 155
err_reserve:
	mlx4_qp_release_range(mdev->dev, ring->qpn, 1);
156 157 158 159 160 161 162
err_map:
	mlx4_en_unmap_buffer(&ring->wqres.buf);
err_hwq_res:
	mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
err_bounce:
	kfree(ring->bounce_buf);
	ring->bounce_buf = NULL;
163
err_info:
164
	kvfree(ring->tx_info);
165
	ring->tx_info = NULL;
166 167 168
err_ring:
	kfree(ring);
	*pring = NULL;
169 170 171 172
	return err;
}

void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
173
			     struct mlx4_en_tx_ring **pring)
174 175
{
	struct mlx4_en_dev *mdev = priv->mdev;
176
	struct mlx4_en_tx_ring *ring = *pring;
177
	en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn);
178

179
	if (ring->bf_alloced)
180
		mlx4_bf_free(mdev->dev, &ring->bf);
181 182 183 184 185 186
	mlx4_qp_remove(mdev->dev, &ring->qp);
	mlx4_qp_free(mdev->dev, &ring->qp);
	mlx4_en_unmap_buffer(&ring->wqres.buf);
	mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
	kfree(ring->bounce_buf);
	ring->bounce_buf = NULL;
187
	kvfree(ring->tx_info);
188
	ring->tx_info = NULL;
189 190
	kfree(ring);
	*pring = NULL;
191 192 193 194
}

int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
			     struct mlx4_en_tx_ring *ring,
195
			     int cq, int user_prio)
196 197 198 199 200 201 202 203 204 205 206 207
{
	struct mlx4_en_dev *mdev = priv->mdev;
	int err;

	ring->cqn = cq;
	ring->prod = 0;
	ring->cons = 0xffffffff;
	ring->last_nr_txbb = 1;
	memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info));
	memset(ring->buf, 0, ring->buf_size);

	ring->qp_state = MLX4_QP_STATE_RST;
208 209
	ring->doorbell_qpn = cpu_to_be32(ring->qp.qpn << 8);
	ring->mr_key = cpu_to_be32(mdev->mr.key);
210 211

	mlx4_en_fill_qp_context(priv, ring->size, ring->stride, 1, 0, ring->qpn,
212
				ring->cqn, user_prio, &ring->context);
213
	if (ring->bf_alloced)
214
		ring->context.usr_page = cpu_to_be32(ring->bf.uar->index);
215 216 217

	err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, &ring->context,
			       &ring->qp, &ring->qp_state);
218
	if (!cpumask_empty(&ring->affinity_mask))
219 220
		netif_set_xps_queue(priv->dev, &ring->affinity_mask,
				    ring->queue_index);
221 222 223 224 225 226 227 228 229 230 231 232 233

	return err;
}

void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
				struct mlx4_en_tx_ring *ring)
{
	struct mlx4_en_dev *mdev = priv->mdev;

	mlx4_qp_modify(mdev->dev, NULL, ring->qp_state,
		       MLX4_QP_STATE_RST, NULL, 0, 0, &ring->qp);
}

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static void mlx4_en_stamp_wqe(struct mlx4_en_priv *priv,
			      struct mlx4_en_tx_ring *ring, int index,
			      u8 owner)
{
	__be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT));
	struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE;
	struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
	void *end = ring->buf + ring->buf_size;
	__be32 *ptr = (__be32 *)tx_desc;
	int i;

	/* Optimize the common case when there are no wraparounds */
	if (likely((void *)tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) {
		/* Stamp the freed descriptor */
		for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE;
		     i += STAMP_STRIDE) {
			*ptr = stamp;
			ptr += STAMP_DWORDS;
		}
	} else {
		/* Stamp the freed descriptor */
		for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE;
		     i += STAMP_STRIDE) {
			*ptr = stamp;
			ptr += STAMP_DWORDS;
			if ((void *)ptr >= end) {
				ptr = ring->buf;
				stamp ^= cpu_to_be32(0x80000000);
			}
		}
	}
}

267 268 269

static u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
				struct mlx4_en_tx_ring *ring,
270
				int index, u8 owner, u64 timestamp)
271 272 273 274 275
{
	struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
	struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE;
	struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset;
	void *end = ring->buf + ring->buf_size;
276 277
	struct sk_buff *skb = tx_info->skb;
	int nr_maps = tx_info->nr_maps;
278
	int i;
279

280 281 282 283 284
	/* We do not touch skb here, so prefetch skb->users location
	 * to speedup consume_skb()
	 */
	prefetchw(&skb->users);

285 286 287 288
	if (unlikely(timestamp)) {
		struct skb_shared_hwtstamps hwts;

		mlx4_en_fill_hwtstamps(priv->mdev, &hwts, timestamp);
289 290
		skb_tstamp_tx(skb, &hwts);
	}
291 292 293

	/* Optimize the common case when there are no wraparounds */
	if (likely((void *) tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) {
294
		if (!tx_info->inl) {
295
			if (tx_info->linear)
296
				dma_unmap_single(priv->ddev,
297 298 299 300 301 302 303 304 305 306
						tx_info->map0_dma,
						tx_info->map0_byte_count,
						PCI_DMA_TODEVICE);
			else
				dma_unmap_page(priv->ddev,
					       tx_info->map0_dma,
					       tx_info->map0_byte_count,
					       PCI_DMA_TODEVICE);
			for (i = 1; i < nr_maps; i++) {
				data++;
307
				dma_unmap_page(priv->ddev,
308 309 310
					(dma_addr_t)be64_to_cpu(data->addr),
					be32_to_cpu(data->byte_count),
					PCI_DMA_TODEVICE);
311
			}
312 313
		}
	} else {
314 315
		if (!tx_info->inl) {
			if ((void *) data >= end) {
316
				data = ring->buf + ((void *)data - end);
317
			}
318

319
			if (tx_info->linear)
320
				dma_unmap_single(priv->ddev,
321 322 323 324 325 326 327 328 329 330
						tx_info->map0_dma,
						tx_info->map0_byte_count,
						PCI_DMA_TODEVICE);
			else
				dma_unmap_page(priv->ddev,
					       tx_info->map0_dma,
					       tx_info->map0_byte_count,
					       PCI_DMA_TODEVICE);
			for (i = 1; i < nr_maps; i++) {
				data++;
331 332
				/* Check for wraparound before unmapping */
				if ((void *) data >= end)
333
					data = ring->buf;
334
				dma_unmap_page(priv->ddev,
335 336 337
					(dma_addr_t)be64_to_cpu(data->addr),
					be32_to_cpu(data->byte_count),
					PCI_DMA_TODEVICE);
338
			}
339 340
		}
	}
341
	dev_consume_skb_any(skb);
342 343 344 345 346 347 348 349 350 351 352
	return tx_info->nr_txbb;
}


int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring)
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	int cnt = 0;

	/* Skip last polled descriptor */
	ring->cons += ring->last_nr_txbb;
353
	en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n",
354 355 356 357
		 ring->cons, ring->prod);

	if ((u32) (ring->prod - ring->cons) > ring->size) {
		if (netif_msg_tx_err(priv))
358
			en_warn(priv, "Tx consumer passed producer!\n");
359 360 361 362 363 364
		return 0;
	}

	while (ring->cons != ring->prod) {
		ring->last_nr_txbb = mlx4_en_free_tx_desc(priv, ring,
						ring->cons & ring->size_mask,
365
						!!(ring->cons & ring->size), 0);
366 367 368 369
		ring->cons += ring->last_nr_txbb;
		cnt++;
	}

370 371
	netdev_tx_reset_queue(ring->tx_queue);

372
	if (cnt)
373
		en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt);
374 375 376 377

	return cnt;
}

378 379
static bool mlx4_en_process_tx_cq(struct net_device *dev,
				 struct mlx4_en_cq *cq)
380 381 382
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	struct mlx4_cq *mcq = &cq->mcq;
383
	struct mlx4_en_tx_ring *ring = priv->tx_ring[cq->ring];
384
	struct mlx4_cqe *cqe;
385
	u16 index;
386
	u16 new_index, ring_index, stamp_index;
387
	u32 txbbs_skipped = 0;
388
	u32 txbbs_stamp = 0;
389 390 391 392
	u32 cons_index = mcq->cons_index;
	int size = cq->size;
	u32 size_mask = ring->size_mask;
	struct mlx4_cqe *buf = cq->buf;
393 394
	u32 packets = 0;
	u32 bytes = 0;
O
Or Gerlitz 已提交
395
	int factor = priv->cqe_factor;
396
	u64 timestamp = 0;
397
	int done = 0;
398
	int budget = priv->tx_work_limit;
399 400
	u32 last_nr_txbb;
	u32 ring_cons;
401 402

	if (!priv->port_up)
403
		return true;
404

405 406
	netdev_txq_bql_complete_prefetchw(ring->tx_queue);

407
	index = cons_index & size_mask;
408
	cqe = mlx4_en_get_cqe(buf, index, priv->cqe_size) + factor;
409 410 411
	last_nr_txbb = ACCESS_ONCE(ring->last_nr_txbb);
	ring_cons = ACCESS_ONCE(ring->cons);
	ring_index = ring_cons & size_mask;
412
	stamp_index = ring_index;
413 414 415

	/* Process all completed CQEs */
	while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
416
			cons_index & size) && (done < budget)) {
417 418 419 420
		/*
		 * make sure we read the CQE after we read the
		 * ownership bit
		 */
421
		dma_rmb();
422

423 424 425 426 427 428 429 430 431
		if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
			     MLX4_CQE_OPCODE_ERROR)) {
			struct mlx4_err_cqe *cqe_err = (struct mlx4_err_cqe *)cqe;

			en_err(priv, "CQE error - vendor syndrome: 0x%x syndrome: 0x%x\n",
			       cqe_err->vendor_err_syndrome,
			       cqe_err->syndrome);
		}

432 433 434
		/* Skip over last polled CQE */
		new_index = be16_to_cpu(cqe->wqe_index) & size_mask;

435
		do {
436 437
			txbbs_skipped += last_nr_txbb;
			ring_index = (ring_index + last_nr_txbb) & size_mask;
438 439 440
			if (ring->tx_info[ring_index].ts_requested)
				timestamp = mlx4_en_get_cqe_ts(cqe);

441
			/* free next descriptor */
442
			last_nr_txbb = mlx4_en_free_tx_desc(
443
					priv, ring, ring_index,
444
					!!((ring_cons + txbbs_skipped) &
445
					ring->size), timestamp);
446 447

			mlx4_en_stamp_wqe(priv, ring, stamp_index,
448
					  !!((ring_cons + txbbs_stamp) &
449 450 451
						ring->size));
			stamp_index = ring_index;
			txbbs_stamp = txbbs_skipped;
452 453
			packets++;
			bytes += ring->tx_info[ring_index].nr_bytes;
454
		} while ((++done < budget) && (ring_index != new_index));
455 456 457

		++cons_index;
		index = cons_index & size_mask;
458
		cqe = mlx4_en_get_cqe(buf, index, priv->cqe_size) + factor;
459
	}
460 461 462 463 464 465


	/*
	 * To prevent CQ overflow we first update CQ consumer and only then
	 * the ring consumer.
	 */
466
	mcq->cons_index = cons_index;
467 468
	mlx4_cq_set_ci(mcq);
	wmb();
469 470 471 472 473

	/* we want to dirty this cache line once */
	ACCESS_ONCE(ring->last_nr_txbb) = last_nr_txbb;
	ACCESS_ONCE(ring->cons) = ring_cons + txbbs_skipped;

474
	netdev_tx_completed_queue(ring->tx_queue, packets, bytes);
475

476 477 478 479 480 481
	/*
	 * Wakeup Tx queue if this stopped, and at least 1 packet
	 * was completed
	 */
	if (netif_tx_queue_stopped(ring->tx_queue) && txbbs_skipped > 0) {
		netif_tx_wake_queue(ring->tx_queue);
482
		ring->wake_queue++;
483
	}
484
	return done < budget;
485 486 487 488 489 490 491
}

void mlx4_en_tx_irq(struct mlx4_cq *mcq)
{
	struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
	struct mlx4_en_priv *priv = netdev_priv(cq->dev);

E
Eric Dumazet 已提交
492 493
	if (likely(priv->port_up))
		napi_schedule_irqoff(&cq->napi);
494 495
	else
		mlx4_en_arm_cq(priv, cq);
496 497
}

498 499 500 501 502 503
/* TX CQ polling - called by NAPI */
int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget)
{
	struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
	struct net_device *dev = cq->dev;
	struct mlx4_en_priv *priv = netdev_priv(dev);
504
	int clean_complete;
505

506 507 508
	clean_complete = mlx4_en_process_tx_cq(dev, cq);
	if (!clean_complete)
		return budget;
509

510 511 512 513
	napi_complete(napi);
	mlx4_en_arm_cq(priv, cq);

	return 0;
514
}
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543

static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv,
						      struct mlx4_en_tx_ring *ring,
						      u32 index,
						      unsigned int desc_size)
{
	u32 copy = (ring->size - index) * TXBB_SIZE;
	int i;

	for (i = desc_size - copy - 4; i >= 0; i -= 4) {
		if ((i & (TXBB_SIZE - 1)) == 0)
			wmb();

		*((u32 *) (ring->buf + i)) =
			*((u32 *) (ring->bounce_buf + copy + i));
	}

	for (i = copy - 4; i >= 4 ; i -= 4) {
		if ((i & (TXBB_SIZE - 1)) == 0)
			wmb();

		*((u32 *) (ring->buf + index * TXBB_SIZE + i)) =
			*((u32 *) (ring->bounce_buf + i));
	}

	/* Return real descriptor location */
	return ring->buf + index * TXBB_SIZE;
}

544 545 546 547 548 549 550
/* Decide if skb can be inlined in tx descriptor to avoid dma mapping
 *
 * It seems strange we do not simply use skb_copy_bits().
 * This would allow to inline all skbs iff skb->len <= inline_thold
 *
 * Note that caller already checked skb was not a gso packet
 */
551
static bool is_inline(int inline_thold, const struct sk_buff *skb,
552
		      const struct skb_shared_info *shinfo,
553
		      void **pfrag)
554 555 556
{
	void *ptr;

557 558
	if (skb->len > inline_thold || !inline_thold)
		return false;
559

560 561 562 563 564 565
	if (shinfo->nr_frags == 1) {
		ptr = skb_frag_address_safe(&shinfo->frags[0]);
		if (unlikely(!ptr))
			return false;
		*pfrag = ptr;
		return true;
566
	}
567 568 569
	if (shinfo->nr_frags)
		return false;
	return true;
570 571
}

572
static int inline_size(const struct sk_buff *skb)
573 574 575 576 577 578 579 580 581 582
{
	if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg)
	    <= MLX4_INLINE_ALIGN)
		return ALIGN(skb->len + CTRL_SIZE +
			     sizeof(struct mlx4_wqe_inline_seg), 16);
	else
		return ALIGN(skb->len + CTRL_SIZE + 2 *
			     sizeof(struct mlx4_wqe_inline_seg), 16);
}

583
static int get_real_size(const struct sk_buff *skb,
584
			 const struct skb_shared_info *shinfo,
585
			 struct net_device *dev,
586 587 588
			 int *lso_header_size,
			 bool *inline_ok,
			 void **pfrag)
589 590 591 592
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	int real_size;

593
	if (shinfo->gso_size) {
594
		*inline_ok = false;
595 596 597 598
		if (skb->encapsulation)
			*lso_header_size = (skb_inner_transport_header(skb) - skb->data) + inner_tcp_hdrlen(skb);
		else
			*lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb);
599
		real_size = CTRL_SIZE + shinfo->nr_frags * DS_SIZE +
600 601 602 603 604 605 606 607
			ALIGN(*lso_header_size + 4, DS_SIZE);
		if (unlikely(*lso_header_size != skb_headlen(skb))) {
			/* We add a segment for the skb linear buffer only if
			 * it contains data */
			if (*lso_header_size < skb_headlen(skb))
				real_size += DS_SIZE;
			else {
				if (netif_msg_tx_err(priv))
608
					en_warn(priv, "Non-linear headers\n");
609 610 611 612 613
				return 0;
			}
		}
	} else {
		*lso_header_size = 0;
614 615 616 617
		*inline_ok = is_inline(priv->prof->inline_thold, skb,
				       shinfo, pfrag);

		if (*inline_ok)
618
			real_size = inline_size(skb);
619 620 621
		else
			real_size = CTRL_SIZE +
				    (shinfo->nr_frags + 1) * DS_SIZE;
622 623 624 625 626
	}

	return real_size;
}

627 628
static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc,
			     const struct sk_buff *skb,
629
			     const struct skb_shared_info *shinfo,
630 631
			     int real_size, u16 *vlan_tag,
			     int tx_ind, void *fragptr)
632 633 634
{
	struct mlx4_wqe_inline_seg *inl = &tx_desc->inl;
	int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof *inl;
635
	unsigned int hlen = skb_headlen(skb);
636 637

	if (skb->len <= spc) {
638 639 640 641 642 643 644
		if (likely(skb->len >= MIN_PKT_LEN)) {
			inl->byte_count = cpu_to_be32(1 << 31 | skb->len);
		} else {
			inl->byte_count = cpu_to_be32(1 << 31 | MIN_PKT_LEN);
			memset(((void *)(inl + 1)) + skb->len, 0,
			       MIN_PKT_LEN - skb->len);
		}
645
		skb_copy_from_linear_data(skb, inl + 1, hlen);
646
		if (shinfo->nr_frags)
647
			memcpy(((void *)(inl + 1)) + hlen, fragptr,
648
			       skb_frag_size(&shinfo->frags[0]));
649 650 651

	} else {
		inl->byte_count = cpu_to_be32(1 << 31 | spc);
652 653 654 655 656 657
		if (hlen <= spc) {
			skb_copy_from_linear_data(skb, inl + 1, hlen);
			if (hlen < spc) {
				memcpy(((void *)(inl + 1)) + hlen,
				       fragptr, spc - hlen);
				fragptr +=  spc - hlen;
658 659 660 661 662 663 664
			}
			inl = (void *) (inl + 1) + spc;
			memcpy(((void *)(inl + 1)), fragptr, skb->len - spc);
		} else {
			skb_copy_from_linear_data(skb, inl + 1, spc);
			inl = (void *) (inl + 1) + spc;
			skb_copy_from_linear_data_offset(skb, spc, inl + 1,
665
							 hlen - spc);
666
			if (shinfo->nr_frags)
667
				memcpy(((void *)(inl + 1)) + hlen - spc,
668 669
				       fragptr,
				       skb_frag_size(&shinfo->frags[0]));
670 671
		}

672
		dma_wmb();
673 674 675 676
		inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc));
	}
}

677
u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
678
			 void *accel_priv, select_queue_fallback_t fallback)
679
{
680
	struct mlx4_en_priv *priv = netdev_priv(dev);
681
	u16 rings_p_up = priv->num_tx_rings_p_up;
682
	u8 up = 0;
683

684 685 686
	if (dev->num_tc)
		return skb_tx_hash(dev, skb);

687 688
	if (skb_vlan_tag_present(skb))
		up = skb_vlan_tag_get(skb) >> VLAN_PRIO_SHIFT;
Y
Yevgeny Petrilin 已提交
689

690
	return fallback(dev, skb) % rings_p_up + up * rings_p_up;
691 692
}

693 694
static void mlx4_bf_copy(void __iomem *dst, const void *src,
			 unsigned int bytecnt)
695 696 697 698
{
	__iowrite64_copy(dst, src, bytecnt / 8);
}

699
netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev)
700
{
701
	struct skb_shared_info *shinfo = skb_shinfo(skb);
702
	struct mlx4_en_priv *priv = netdev_priv(dev);
703
	struct device *ddev = priv->ddev;
704 705 706 707 708 709 710 711
	struct mlx4_en_tx_ring *ring;
	struct mlx4_en_tx_desc *tx_desc;
	struct mlx4_wqe_data_seg *data;
	struct mlx4_en_tx_info *tx_info;
	int tx_ind = 0;
	int nr_txbb;
	int desc_size;
	int real_size;
712
	u32 index, bf_index;
713
	__be32 op_own;
Y
Yevgeny Petrilin 已提交
714
	u16 vlan_tag = 0;
715
	int i_frag;
716
	int lso_header_size;
717
	void *fragptr = NULL;
718
	bool bounce = false;
719
	bool send_doorbell;
E
Eric Dumazet 已提交
720
	bool stop_queue;
721
	bool inline_ok;
722
	u32 ring_cons;
723

724 725 726
	if (!priv->port_up)
		goto tx_drop;

727 728 729 730 731 732
	tx_ind = skb_get_queue_mapping(skb);
	ring = priv->tx_ring[tx_ind];

	/* fetch ring->cons far ahead before needing it to avoid stall */
	ring_cons = ACCESS_ONCE(ring->cons);

733 734
	real_size = get_real_size(skb, shinfo, dev, &lso_header_size,
				  &inline_ok, &fragptr);
735
	if (unlikely(!real_size))
736
		goto tx_drop;
737

L
Lucas De Marchi 已提交
738
	/* Align descriptor to TXBB size */
739 740 741 742
	desc_size = ALIGN(real_size, TXBB_SIZE);
	nr_txbb = desc_size / TXBB_SIZE;
	if (unlikely(nr_txbb > MAX_DESC_TXBBS)) {
		if (netif_msg_tx_err(priv))
743
			en_warn(priv, "Oversized header or SG list\n");
744
		goto tx_drop;
745 746
	}

747 748
	if (skb_vlan_tag_present(skb))
		vlan_tag = skb_vlan_tag_get(skb);
749 750


751
	netdev_txq_bql_enqueue_prefetchw(ring->tx_queue);
752

753 754
	/* Track current inflight packets for performance analysis */
	AVG_PERF_COUNTER(priv->pstats.inflight_avg,
755
			 (u32)(ring->prod - ring_cons - 1));
756 757 758

	/* Packet is good - grab an index and transmit it */
	index = ring->prod & ring->size_mask;
759
	bf_index = ring->prod;
760 761 762 763 764

	/* See if we have enough space for whole descriptor TXBB for setting
	 * SW ownership on next descriptor; if not, use a bounce buffer. */
	if (likely(index + nr_txbb <= ring->size))
		tx_desc = ring->buf + index * TXBB_SIZE;
765
	else {
766
		tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf;
767 768
		bounce = true;
	}
769 770 771 772 773 774

	/* Save skb in tx_info ring */
	tx_info = &ring->tx_info[index];
	tx_info->skb = skb;
	tx_info->nr_txbb = nr_txbb;

775
	data = &tx_desc->data;
776 777 778 779 780 781 782
	if (lso_header_size)
		data = ((void *)&tx_desc->lso + ALIGN(lso_header_size + 4,
						      DS_SIZE));

	/* valid only for none inline segments */
	tx_info->data_offset = (void *)data - (void *)tx_desc;

783 784
	tx_info->inl = inline_ok;

785
	tx_info->linear = (lso_header_size < skb_headlen(skb) &&
786
			   !inline_ok) ? 1 : 0;
787

788
	tx_info->nr_maps = shinfo->nr_frags + tx_info->linear;
789
	data += tx_info->nr_maps - 1;
790

791
	if (!tx_info->inl) {
792 793 794
		dma_addr_t dma = 0;
		u32 byte_count = 0;

795
		/* Map fragments if any */
796
		for (i_frag = shinfo->nr_frags - 1; i_frag >= 0; i_frag--) {
797
			const struct skb_frag_struct *frag;
798 799

			frag = &shinfo->frags[i_frag];
800
			byte_count = skb_frag_size(frag);
801
			dma = skb_frag_dma_map(ddev, frag,
802
					       0, byte_count,
803 804 805 806 807
					       DMA_TO_DEVICE);
			if (dma_mapping_error(ddev, dma))
				goto tx_drop_unmap;

			data->addr = cpu_to_be64(dma);
808
			data->lkey = ring->mr_key;
809
			dma_wmb();
810
			data->byte_count = cpu_to_be32(byte_count);
811 812 813
			--data;
		}

814
		/* Map linear part if needed */
815
		if (tx_info->linear) {
816
			byte_count = skb_headlen(skb) - lso_header_size;
817

818 819 820 821 822 823 824
			dma = dma_map_single(ddev, skb->data +
					     lso_header_size, byte_count,
					     PCI_DMA_TODEVICE);
			if (dma_mapping_error(ddev, dma))
				goto tx_drop_unmap;

			data->addr = cpu_to_be64(dma);
825
			data->lkey = ring->mr_key;
826
			dma_wmb();
827 828
			data->byte_count = cpu_to_be32(byte_count);
		}
829 830 831
		/* tx completion can avoid cache line miss for common cases */
		tx_info->map0_dma = dma;
		tx_info->map0_byte_count = byte_count;
832 833
	}

834 835 836 837
	/*
	 * For timestamping add flag to skb_shinfo and
	 * set flag for further reference
	 */
838
	tx_info->ts_requested = 0;
839 840 841
	if (unlikely(ring->hwtstamp_tx_type == HWTSTAMP_TX_ON &&
		     shinfo->tx_flags & SKBTX_HW_TSTAMP)) {
		shinfo->tx_flags |= SKBTX_IN_PROGRESS;
842 843 844
		tx_info->ts_requested = 1;
	}

845 846
	/* Prepare ctrl segement apart opcode+ownership, which depends on
	 * whether LSO is used */
A
Amir Vadai 已提交
847
	tx_desc->ctrl.srcrb_flags = priv->ctrl_flags;
848
	if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
849 850 851 852 853
		if (!skb->encapsulation)
			tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
								 MLX4_WQE_CTRL_TCP_UDP_CSUM);
		else
			tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM);
854
		ring->tx_csum++;
855 856
	}

857
	if (priv->flags & MLX4_EN_FLAG_ENABLE_HW_LOOPBACK) {
858 859
		struct ethhdr *ethh;

860 861 862 863 864 865 866 867
		/* Copy dst mac address to wqe. This allows loopback in eSwitch,
		 * so that VFs and PF can communicate with each other
		 */
		ethh = (struct ethhdr *)skb->data;
		tx_desc->ctrl.srcrb_flags16[0] = get_unaligned((__be16 *)ethh->h_dest);
		tx_desc->ctrl.imm = get_unaligned((__be32 *)(ethh->h_dest + 2));
	}

868 869
	/* Handle LSO (TSO) packets */
	if (lso_header_size) {
870 871
		int i;

872 873 874 875 876 877 878
		/* Mark opcode as LSO */
		op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) |
			((ring->prod & ring->size) ?
				cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);

		/* Fill in the LSO prefix */
		tx_desc->lso.mss_hdr_size = cpu_to_be32(
879
			shinfo->gso_size << 16 | lso_header_size);
880 881 882 883 884

		/* Copy headers;
		 * note that we already verified that it is linear */
		memcpy(tx_desc->lso.header, skb->data, lso_header_size);

E
Eric Dumazet 已提交
885
		ring->tso_packets++;
886 887 888

		i = ((skb->len - lso_header_size) / shinfo->gso_size) +
			!!((skb->len - lso_header_size) % shinfo->gso_size);
889
		tx_info->nr_bytes = skb->len + (i - 1) * lso_header_size;
890 891 892 893 894 895
		ring->packets += i;
	} else {
		/* Normal (Non LSO) packet */
		op_own = cpu_to_be32(MLX4_OPCODE_SEND) |
			((ring->prod & ring->size) ?
			 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
896
		tx_info->nr_bytes = max_t(unsigned int, skb->len, ETH_ZLEN);
897 898
		ring->packets++;
	}
899 900
	ring->bytes += tx_info->nr_bytes;
	netdev_tx_sent_queue(ring->tx_queue, tx_info->nr_bytes);
901 902
	AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, skb->len);

903
	if (tx_info->inl)
904 905
		build_inline_wqe(tx_desc, skb, shinfo, real_size, &vlan_tag,
				 tx_ind, fragptr);
906

907 908 909 910 911 912 913 914
	if (skb->encapsulation) {
		struct iphdr *ipv4 = (struct iphdr *)skb_inner_network_header(skb);
		if (ipv4->protocol == IPPROTO_TCP || ipv4->protocol == IPPROTO_UDP)
			op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP | MLX4_WQE_CTRL_ILP);
		else
			op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP);
	}

915 916 917
	ring->prod += nr_txbb;

	/* If we used a bounce buffer then copy descriptor back into place */
918
	if (unlikely(bounce))
919 920
		tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size);

921 922
	skb_tx_timestamp(skb);

E
Eric Dumazet 已提交
923 924 925 926 927 928 929
	/* Check available TXBBs And 2K spare for prefetch */
	stop_queue = (int)(ring->prod - ring_cons) >
		      ring->size - HEADROOM - MAX_DESC_TXBBS;
	if (unlikely(stop_queue)) {
		netif_tx_stop_queue(ring->tx_queue);
		ring->queue_stopped++;
	}
930 931
	send_doorbell = !skb->xmit_more || netif_xmit_stopped(ring->tx_queue);

932 933
	real_size = (real_size / 16) & 0x3f;

934
	if (ring->bf_enabled && desc_size <= MAX_BF && !bounce &&
935
	    !skb_vlan_tag_present(skb) && send_doorbell) {
936 937
		tx_desc->ctrl.bf_qpn = ring->doorbell_qpn |
				       cpu_to_be32(real_size);
938

939
		op_own |= htonl((bf_index & 0xffff) << 8);
940 941 942
		/* Ensure new descriptor hits memory
		 * before setting ownership of this descriptor to HW
		 */
943
		dma_wmb();
944
		tx_desc->ctrl.owner_opcode = op_own;
945

946 947
		wmb();

948 949
		mlx4_bf_copy(ring->bf.reg + ring->bf.offset, &tx_desc->ctrl,
			     desc_size);
950 951 952 953 954

		wmb();

		ring->bf.offset ^= ring->bf.buf_size;
	} else {
955 956
		tx_desc->ctrl.vlan_tag = cpu_to_be16(vlan_tag);
		tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN *
957
			!!skb_vlan_tag_present(skb);
958 959
		tx_desc->ctrl.fence_size = real_size;

960 961 962
		/* Ensure new descriptor hits memory
		 * before setting ownership of this descriptor to HW
		 */
963
		dma_wmb();
964
		tx_desc->ctrl.owner_opcode = op_own;
965 966
		if (send_doorbell) {
			wmb();
967 968 969 970 971 972 973 974 975 976 977
			/* Since there is no iowrite*_native() that writes the
			 * value as is, without byteswapping - using the one
			 * the doesn't do byteswapping in the relevant arch
			 * endianness.
			 */
#if defined(__LITTLE_ENDIAN)
			iowrite32(
#else
			iowrite32be(
#endif
				  ring->doorbell_qpn,
978
				  ring->bf.uar->map + MLX4_SEND_DOORBELL);
E
Eric Dumazet 已提交
979 980
		} else {
			ring->xmit_more++;
981
		}
982
	}
983

E
Eric Dumazet 已提交
984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
	if (unlikely(stop_queue)) {
		/* If queue was emptied after the if (stop_queue) , and before
		 * the netif_tx_stop_queue() - need to wake the queue,
		 * or else it will remain stopped forever.
		 * Need a memory barrier to make sure ring->cons was not
		 * updated before queue was stopped.
		 */
		smp_rmb();

		ring_cons = ACCESS_ONCE(ring->cons);
		if (unlikely(((int)(ring->prod - ring_cons)) <=
			     ring->size - HEADROOM - MAX_DESC_TXBBS)) {
			netif_tx_wake_queue(ring->tx_queue);
			ring->wake_queue++;
		}
	}
1000
	return NETDEV_TX_OK;
1001

1002 1003 1004
tx_drop_unmap:
	en_err(priv, "DMA mapping error\n");

1005 1006
	while (++i_frag < shinfo->nr_frags) {
		++data;
1007 1008 1009 1010 1011
		dma_unmap_page(ddev, (dma_addr_t) be64_to_cpu(data->addr),
			       be32_to_cpu(data->byte_count),
			       PCI_DMA_TODEVICE);
	}

1012 1013 1014 1015
tx_drop:
	dev_kfree_skb_any(skb);
	priv->stats.tx_dropped++;
	return NETDEV_TX_OK;
1016 1017
}