en_tx.c 25.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 */

#include <asm/page.h>
#include <linux/mlx4/cq.h>
36
#include <linux/slab.h>
37 38 39 40
#include <linux/mlx4/qp.h>
#include <linux/skbuff.h>
#include <linux/if_vlan.h>
#include <linux/vmalloc.h>
41
#include <linux/tcp.h>
42
#include <linux/ip.h>
43
#include <linux/moduleparam.h>
44 45 46 47 48

#include "mlx4_en.h"

enum {
	MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
49
	MAX_BF = 256,
50 51 52 53 54
};

static int inline_thold __read_mostly = MAX_INLINE;

module_param_named(inline_thold, inline_thold, int, 0444);
55
MODULE_PARM_DESC(inline_thold, "threshold for using inline data");
56 57

int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
58
			   struct mlx4_en_tx_ring **pring, int qpn, u32 size,
59
			   u16 stride, int node, int queue_index)
60 61
{
	struct mlx4_en_dev *mdev = priv->mdev;
62
	struct mlx4_en_tx_ring *ring;
63 64 65
	int tmp;
	int err;

66
	ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, node);
67
	if (!ring) {
68 69 70 71 72
		ring = kzalloc(sizeof(*ring), GFP_KERNEL);
		if (!ring) {
			en_err(priv, "Failed allocating TX ring\n");
			return -ENOMEM;
		}
73 74
	}

75 76 77 78 79 80 81
	ring->size = size;
	ring->size_mask = size - 1;
	ring->stride = stride;

	inline_thold = min(inline_thold, MAX_INLINE);

	tmp = size * sizeof(struct mlx4_en_tx_info);
82
	ring->tx_info = vmalloc_node(tmp, node);
83
	if (!ring->tx_info) {
84 85 86 87 88
		ring->tx_info = vmalloc(tmp);
		if (!ring->tx_info) {
			err = -ENOMEM;
			goto err_ring;
		}
89
	}
90

91
	en_dbg(DRV, priv, "Allocated tx_info ring at addr:%p size:%d\n",
92 93
		 ring->tx_info, tmp);

94
	ring->bounce_buf = kmalloc_node(MAX_DESC_SIZE, GFP_KERNEL, node);
95
	if (!ring->bounce_buf) {
96 97 98 99 100
		ring->bounce_buf = kmalloc(MAX_DESC_SIZE, GFP_KERNEL);
		if (!ring->bounce_buf) {
			err = -ENOMEM;
			goto err_info;
		}
101 102 103
	}
	ring->buf_size = ALIGN(size * ring->stride, MLX4_EN_PAGE_SIZE);

104 105
	/* Allocate HW buffers on provided NUMA node */
	set_dev_node(&mdev->dev->pdev->dev, node);
106 107
	err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres, ring->buf_size,
				 2 * PAGE_SIZE);
108
	set_dev_node(&mdev->dev->pdev->dev, mdev->dev->numa_node);
109
	if (err) {
110
		en_err(priv, "Failed allocating hwq resources\n");
111 112 113 114 115
		goto err_bounce;
	}

	err = mlx4_en_map_buffer(&ring->wqres.buf);
	if (err) {
116
		en_err(priv, "Failed to map TX buffer\n");
117 118 119 120 121
		goto err_hwq_res;
	}

	ring->buf = ring->wqres.buf.direct.buf;

122 123 124
	en_dbg(DRV, priv, "Allocated TX ring (addr:%p) - buf:%p size:%d "
	       "buf_size:%d dma:%llx\n", ring, ring->buf, ring->size,
	       ring->buf_size, (unsigned long long) ring->wqres.buf.direct.map);
125

126
	ring->qpn = qpn;
127 128
	err = mlx4_qp_alloc(mdev->dev, ring->qpn, &ring->qp);
	if (err) {
129
		en_err(priv, "Failed allocating qp %d\n", ring->qpn);
130
		goto err_map;
131
	}
132
	ring->qp.event = mlx4_en_sqp_event;
133

134
	err = mlx4_bf_alloc(mdev->dev, &ring->bf, node);
135 136 137 138 139 140 141 142
	if (err) {
		en_dbg(DRV, priv, "working without blueflame (%d)", err);
		ring->bf.uar = &mdev->priv_uar;
		ring->bf.uar->map = mdev->uar_map;
		ring->bf_enabled = false;
	} else
		ring->bf_enabled = true;

143
	ring->hwtstamp_tx_type = priv->hwtstamp_config.tx_type;
144 145 146 147
	ring->queue_index = queue_index;

	if (queue_index < priv->num_tx_rings_p_up && cpu_online(queue_index))
		cpumask_set_cpu(queue_index, &ring->affinity_mask);
148

149
	*pring = ring;
150 151 152 153 154 155 156 157 158
	return 0;

err_map:
	mlx4_en_unmap_buffer(&ring->wqres.buf);
err_hwq_res:
	mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
err_bounce:
	kfree(ring->bounce_buf);
	ring->bounce_buf = NULL;
159
err_info:
160 161
	vfree(ring->tx_info);
	ring->tx_info = NULL;
162 163 164
err_ring:
	kfree(ring);
	*pring = NULL;
165 166 167 168
	return err;
}

void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
169
			     struct mlx4_en_tx_ring **pring)
170 171
{
	struct mlx4_en_dev *mdev = priv->mdev;
172
	struct mlx4_en_tx_ring *ring = *pring;
173
	en_dbg(DRV, priv, "Destroying tx ring, qpn: %d\n", ring->qpn);
174

175 176
	if (ring->bf_enabled)
		mlx4_bf_free(mdev->dev, &ring->bf);
177 178 179 180 181 182 183 184
	mlx4_qp_remove(mdev->dev, &ring->qp);
	mlx4_qp_free(mdev->dev, &ring->qp);
	mlx4_en_unmap_buffer(&ring->wqres.buf);
	mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
	kfree(ring->bounce_buf);
	ring->bounce_buf = NULL;
	vfree(ring->tx_info);
	ring->tx_info = NULL;
185 186
	kfree(ring);
	*pring = NULL;
187 188 189 190
}

int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
			     struct mlx4_en_tx_ring *ring,
191
			     int cq, int user_prio)
192 193 194 195 196 197 198 199 200 201 202 203 204
{
	struct mlx4_en_dev *mdev = priv->mdev;
	int err;

	ring->cqn = cq;
	ring->prod = 0;
	ring->cons = 0xffffffff;
	ring->last_nr_txbb = 1;
	ring->poll_cnt = 0;
	memset(ring->tx_info, 0, ring->size * sizeof(struct mlx4_en_tx_info));
	memset(ring->buf, 0, ring->buf_size);

	ring->qp_state = MLX4_QP_STATE_RST;
205
	ring->doorbell_qpn = ring->qp.qpn << 8;
206 207

	mlx4_en_fill_qp_context(priv, ring->size, ring->stride, 1, 0, ring->qpn,
208
				ring->cqn, user_prio, &ring->context);
209 210
	if (ring->bf_enabled)
		ring->context.usr_page = cpu_to_be32(ring->bf.uar->index);
211 212 213

	err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, &ring->context,
			       &ring->qp, &ring->qp_state);
214 215 216
	if (!user_prio && cpu_online(ring->queue_index))
		netif_set_xps_queue(priv->dev, &ring->affinity_mask,
				    ring->queue_index);
217 218 219 220 221 222 223 224 225 226 227 228 229

	return err;
}

void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
				struct mlx4_en_tx_ring *ring)
{
	struct mlx4_en_dev *mdev = priv->mdev;

	mlx4_qp_modify(mdev->dev, NULL, ring->qp_state,
		       MLX4_QP_STATE_RST, NULL, 0, 0, &ring->qp);
}

230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
static void mlx4_en_stamp_wqe(struct mlx4_en_priv *priv,
			      struct mlx4_en_tx_ring *ring, int index,
			      u8 owner)
{
	__be32 stamp = cpu_to_be32(STAMP_VAL | (!!owner << STAMP_SHIFT));
	struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE;
	struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
	void *end = ring->buf + ring->buf_size;
	__be32 *ptr = (__be32 *)tx_desc;
	int i;

	/* Optimize the common case when there are no wraparounds */
	if (likely((void *)tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) {
		/* Stamp the freed descriptor */
		for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE;
		     i += STAMP_STRIDE) {
			*ptr = stamp;
			ptr += STAMP_DWORDS;
		}
	} else {
		/* Stamp the freed descriptor */
		for (i = 0; i < tx_info->nr_txbb * TXBB_SIZE;
		     i += STAMP_STRIDE) {
			*ptr = stamp;
			ptr += STAMP_DWORDS;
			if ((void *)ptr >= end) {
				ptr = ring->buf;
				stamp ^= cpu_to_be32(0x80000000);
			}
		}
	}
}

263 264 265

static u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
				struct mlx4_en_tx_ring *ring,
266
				int index, u8 owner, u64 timestamp)
267
{
268
	struct mlx4_en_dev *mdev = priv->mdev;
269 270 271 272 273 274 275 276
	struct mlx4_en_tx_info *tx_info = &ring->tx_info[index];
	struct mlx4_en_tx_desc *tx_desc = ring->buf + index * TXBB_SIZE;
	struct mlx4_wqe_data_seg *data = (void *) tx_desc + tx_info->data_offset;
	struct sk_buff *skb = tx_info->skb;
	struct skb_frag_struct *frag;
	void *end = ring->buf + ring->buf_size;
	int frags = skb_shinfo(skb)->nr_frags;
	int i;
277 278 279 280 281 282
	struct skb_shared_hwtstamps hwts;

	if (timestamp) {
		mlx4_en_fill_hwtstamps(mdev, &hwts, timestamp);
		skb_tstamp_tx(skb, &hwts);
	}
283 284 285

	/* Optimize the common case when there are no wraparounds */
	if (likely((void *) tx_desc + tx_info->nr_txbb * TXBB_SIZE <= end)) {
286 287
		if (!tx_info->inl) {
			if (tx_info->linear) {
288
				dma_unmap_single(priv->ddev,
289
					(dma_addr_t) be64_to_cpu(data->addr),
290 291
					 be32_to_cpu(data->byte_count),
					 PCI_DMA_TODEVICE);
292 293
				++data;
			}
294

295 296
			for (i = 0; i < frags; i++) {
				frag = &skb_shinfo(skb)->frags[i];
297
				dma_unmap_page(priv->ddev,
298
					(dma_addr_t) be64_to_cpu(data[i].addr),
E
Eric Dumazet 已提交
299
					skb_frag_size(frag), PCI_DMA_TODEVICE);
300
			}
301 302
		}
	} else {
303 304
		if (!tx_info->inl) {
			if ((void *) data >= end) {
305
				data = ring->buf + ((void *)data - end);
306
			}
307

308
			if (tx_info->linear) {
309
				dma_unmap_single(priv->ddev,
310
					(dma_addr_t) be64_to_cpu(data->addr),
311 312
					 be32_to_cpu(data->byte_count),
					 PCI_DMA_TODEVICE);
313 314
				++data;
			}
315

316 317 318
			for (i = 0; i < frags; i++) {
				/* Check for wraparound before unmapping */
				if ((void *) data >= end)
319
					data = ring->buf;
320
				frag = &skb_shinfo(skb)->frags[i];
321
				dma_unmap_page(priv->ddev,
322
					(dma_addr_t) be64_to_cpu(data->addr),
E
Eric Dumazet 已提交
323
					 skb_frag_size(frag), PCI_DMA_TODEVICE);
324
				++data;
325
			}
326 327
		}
	}
328
	dev_kfree_skb(skb);
329 330 331 332 333 334 335 336 337 338 339
	return tx_info->nr_txbb;
}


int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring)
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	int cnt = 0;

	/* Skip last polled descriptor */
	ring->cons += ring->last_nr_txbb;
340
	en_dbg(DRV, priv, "Freeing Tx buf - cons:0x%x prod:0x%x\n",
341 342 343 344
		 ring->cons, ring->prod);

	if ((u32) (ring->prod - ring->cons) > ring->size) {
		if (netif_msg_tx_err(priv))
345
			en_warn(priv, "Tx consumer passed producer!\n");
346 347 348 349 350 351
		return 0;
	}

	while (ring->cons != ring->prod) {
		ring->last_nr_txbb = mlx4_en_free_tx_desc(priv, ring,
						ring->cons & ring->size_mask,
352
						!!(ring->cons & ring->size), 0);
353 354 355 356
		ring->cons += ring->last_nr_txbb;
		cnt++;
	}

357 358
	netdev_tx_reset_queue(ring->tx_queue);

359
	if (cnt)
360
		en_dbg(DRV, priv, "Freed %d uncompleted tx descriptors\n", cnt);
361 362 363 364

	return cnt;
}

365 366 367
static int mlx4_en_process_tx_cq(struct net_device *dev,
				 struct mlx4_en_cq *cq,
				 int budget)
368 369 370
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	struct mlx4_cq *mcq = &cq->mcq;
371
	struct mlx4_en_tx_ring *ring = priv->tx_ring[cq->ring];
372
	struct mlx4_cqe *cqe;
373
	u16 index;
374
	u16 new_index, ring_index, stamp_index;
375
	u32 txbbs_skipped = 0;
376
	u32 txbbs_stamp = 0;
377 378 379 380
	u32 cons_index = mcq->cons_index;
	int size = cq->size;
	u32 size_mask = ring->size_mask;
	struct mlx4_cqe *buf = cq->buf;
381 382
	u32 packets = 0;
	u32 bytes = 0;
O
Or Gerlitz 已提交
383
	int factor = priv->cqe_factor;
384
	u64 timestamp = 0;
385
	int done = 0;
386 387

	if (!priv->port_up)
388
		return 0;
389

390
	index = cons_index & size_mask;
O
Or Gerlitz 已提交
391
	cqe = &buf[(index << factor) + factor];
392
	ring_index = ring->cons & size_mask;
393
	stamp_index = ring_index;
394 395 396

	/* Process all completed CQEs */
	while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
397
			cons_index & size) && (done < budget)) {
398 399 400 401 402 403
		/*
		 * make sure we read the CQE after we read the
		 * ownership bit
		 */
		rmb();

404 405 406 407 408 409 410 411 412
		if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
			     MLX4_CQE_OPCODE_ERROR)) {
			struct mlx4_err_cqe *cqe_err = (struct mlx4_err_cqe *)cqe;

			en_err(priv, "CQE error - vendor syndrome: 0x%x syndrome: 0x%x\n",
			       cqe_err->vendor_err_syndrome,
			       cqe_err->syndrome);
		}

413 414 415
		/* Skip over last polled CQE */
		new_index = be16_to_cpu(cqe->wqe_index) & size_mask;

416 417
		do {
			txbbs_skipped += ring->last_nr_txbb;
418
			ring_index = (ring_index + ring->last_nr_txbb) & size_mask;
419 420 421
			if (ring->tx_info[ring_index].ts_requested)
				timestamp = mlx4_en_get_cqe_ts(cqe);

422
			/* free next descriptor */
423
			ring->last_nr_txbb = mlx4_en_free_tx_desc(
424 425
					priv, ring, ring_index,
					!!((ring->cons + txbbs_skipped) &
426
					ring->size), timestamp);
427 428 429 430 431 432

			mlx4_en_stamp_wqe(priv, ring, stamp_index,
					  !!((ring->cons + txbbs_stamp) &
						ring->size));
			stamp_index = ring_index;
			txbbs_stamp = txbbs_skipped;
433 434
			packets++;
			bytes += ring->tx_info[ring_index].nr_bytes;
435
		} while ((++done < budget) && (ring_index != new_index));
436 437 438

		++cons_index;
		index = cons_index & size_mask;
O
Or Gerlitz 已提交
439
		cqe = &buf[(index << factor) + factor];
440
	}
441 442 443 444 445 446


	/*
	 * To prevent CQ overflow we first update CQ consumer and only then
	 * the ring consumer.
	 */
447
	mcq->cons_index = cons_index;
448 449 450
	mlx4_cq_set_ci(mcq);
	wmb();
	ring->cons += txbbs_skipped;
451
	netdev_tx_completed_queue(ring->tx_queue, packets, bytes);
452

453 454 455 456 457 458 459
	/*
	 * Wakeup Tx queue if this stopped, and at least 1 packet
	 * was completed
	 */
	if (netif_tx_queue_stopped(ring->tx_queue) && txbbs_skipped > 0) {
		netif_tx_wake_queue(ring->tx_queue);
		priv->port_stats.wake_queue++;
460
	}
461
	return done;
462 463 464 465 466 467 468
}

void mlx4_en_tx_irq(struct mlx4_cq *mcq)
{
	struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
	struct mlx4_en_priv *priv = netdev_priv(cq->dev);

469 470 471 472
	if (priv->port_up)
		napi_schedule(&cq->napi);
	else
		mlx4_en_arm_cq(priv, cq);
473 474
}

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
/* TX CQ polling - called by NAPI */
int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget)
{
	struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
	struct net_device *dev = cq->dev;
	struct mlx4_en_priv *priv = netdev_priv(dev);
	int done;

	done = mlx4_en_process_tx_cq(dev, cq, budget);

	/* If we used up all the quota - we're probably not done yet... */
	if (done < budget) {
		/* Done for now */
		napi_complete(napi);
		mlx4_en_arm_cq(priv, cq);
		return done;
	}
	return budget;
}
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528

static struct mlx4_en_tx_desc *mlx4_en_bounce_to_desc(struct mlx4_en_priv *priv,
						      struct mlx4_en_tx_ring *ring,
						      u32 index,
						      unsigned int desc_size)
{
	u32 copy = (ring->size - index) * TXBB_SIZE;
	int i;

	for (i = desc_size - copy - 4; i >= 0; i -= 4) {
		if ((i & (TXBB_SIZE - 1)) == 0)
			wmb();

		*((u32 *) (ring->buf + i)) =
			*((u32 *) (ring->bounce_buf + copy + i));
	}

	for (i = copy - 4; i >= 4 ; i -= 4) {
		if ((i & (TXBB_SIZE - 1)) == 0)
			wmb();

		*((u32 *) (ring->buf + index * TXBB_SIZE + i)) =
			*((u32 *) (ring->bounce_buf + i));
	}

	/* Return real descriptor location */
	return ring->buf + index * TXBB_SIZE;
}

static int is_inline(struct sk_buff *skb, void **pfrag)
{
	void *ptr;

	if (inline_thold && !skb_is_gso(skb) && skb->len <= inline_thold) {
		if (skb_shinfo(skb)->nr_frags == 1) {
529
			ptr = skb_frag_address_safe(&skb_shinfo(skb)->frags[0]);
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
			if (unlikely(!ptr))
				return 0;

			if (pfrag)
				*pfrag = ptr;

			return 1;
		} else if (unlikely(skb_shinfo(skb)->nr_frags))
			return 0;
		else
			return 1;
	}

	return 0;
}

static int inline_size(struct sk_buff *skb)
{
	if (skb->len + CTRL_SIZE + sizeof(struct mlx4_wqe_inline_seg)
	    <= MLX4_INLINE_ALIGN)
		return ALIGN(skb->len + CTRL_SIZE +
			     sizeof(struct mlx4_wqe_inline_seg), 16);
	else
		return ALIGN(skb->len + CTRL_SIZE + 2 *
			     sizeof(struct mlx4_wqe_inline_seg), 16);
}

static int get_real_size(struct sk_buff *skb, struct net_device *dev,
			 int *lso_header_size)
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	int real_size;

	if (skb_is_gso(skb)) {
564 565 566 567
		if (skb->encapsulation)
			*lso_header_size = (skb_inner_transport_header(skb) - skb->data) + inner_tcp_hdrlen(skb);
		else
			*lso_header_size = skb_transport_offset(skb) + tcp_hdrlen(skb);
568 569 570 571 572 573 574 575 576
		real_size = CTRL_SIZE + skb_shinfo(skb)->nr_frags * DS_SIZE +
			ALIGN(*lso_header_size + 4, DS_SIZE);
		if (unlikely(*lso_header_size != skb_headlen(skb))) {
			/* We add a segment for the skb linear buffer only if
			 * it contains data */
			if (*lso_header_size < skb_headlen(skb))
				real_size += DS_SIZE;
			else {
				if (netif_msg_tx_err(priv))
577
					en_warn(priv, "Non-linear headers\n");
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
				return 0;
			}
		}
	} else {
		*lso_header_size = 0;
		if (!is_inline(skb, NULL))
			real_size = CTRL_SIZE + (skb_shinfo(skb)->nr_frags + 1) * DS_SIZE;
		else
			real_size = inline_size(skb);
	}

	return real_size;
}

static void build_inline_wqe(struct mlx4_en_tx_desc *tx_desc, struct sk_buff *skb,
			     int real_size, u16 *vlan_tag, int tx_ind, void *fragptr)
{
	struct mlx4_wqe_inline_seg *inl = &tx_desc->inl;
	int spc = MLX4_INLINE_ALIGN - CTRL_SIZE - sizeof *inl;

	if (skb->len <= spc) {
		inl->byte_count = cpu_to_be32(1 << 31 | skb->len);
		skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
		if (skb_shinfo(skb)->nr_frags)
			memcpy(((void *)(inl + 1)) + skb_headlen(skb), fragptr,
E
Eric Dumazet 已提交
603
			       skb_frag_size(&skb_shinfo(skb)->frags[0]));
604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622

	} else {
		inl->byte_count = cpu_to_be32(1 << 31 | spc);
		if (skb_headlen(skb) <= spc) {
			skb_copy_from_linear_data(skb, inl + 1, skb_headlen(skb));
			if (skb_headlen(skb) < spc) {
				memcpy(((void *)(inl + 1)) + skb_headlen(skb),
					fragptr, spc - skb_headlen(skb));
				fragptr +=  spc - skb_headlen(skb);
			}
			inl = (void *) (inl + 1) + spc;
			memcpy(((void *)(inl + 1)), fragptr, skb->len - spc);
		} else {
			skb_copy_from_linear_data(skb, inl + 1, spc);
			inl = (void *) (inl + 1) + spc;
			skb_copy_from_linear_data_offset(skb, spc, inl + 1,
					skb_headlen(skb) - spc);
			if (skb_shinfo(skb)->nr_frags)
				memcpy(((void *)(inl + 1)) + skb_headlen(skb) - spc,
E
Eric Dumazet 已提交
623
					fragptr, skb_frag_size(&skb_shinfo(skb)->frags[0]));
624 625 626 627 628 629 630
		}

		wmb();
		inl->byte_count = cpu_to_be32(1 << 31 | (skb->len - spc));
	}
}

631 632
u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
			 void *accel_priv)
633
{
634
	struct mlx4_en_priv *priv = netdev_priv(dev);
635
	u16 rings_p_up = priv->num_tx_rings_p_up;
636
	u8 up = 0;
637

638 639 640 641 642
	if (dev->num_tc)
		return skb_tx_hash(dev, skb);

	if (vlan_tx_tag_present(skb))
		up = vlan_tx_tag_get(skb) >> VLAN_PRIO_SHIFT;
Y
Yevgeny Petrilin 已提交
643

644
	return __netdev_pick_tx(dev, skb) % rings_p_up + up * rings_p_up;
645 646
}

647
static void mlx4_bf_copy(void __iomem *dst, unsigned long *src, unsigned bytecnt)
648 649 650 651
{
	__iowrite64_copy(dst, src, bytecnt / 8);
}

652
netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev)
653 654 655
{
	struct mlx4_en_priv *priv = netdev_priv(dev);
	struct mlx4_en_dev *mdev = priv->mdev;
656
	struct device *ddev = priv->ddev;
657 658 659 660 661 662 663 664
	struct mlx4_en_tx_ring *ring;
	struct mlx4_en_tx_desc *tx_desc;
	struct mlx4_wqe_data_seg *data;
	struct mlx4_en_tx_info *tx_info;
	int tx_ind = 0;
	int nr_txbb;
	int desc_size;
	int real_size;
665
	u32 index, bf_index;
666
	__be32 op_own;
Y
Yevgeny Petrilin 已提交
667
	u16 vlan_tag = 0;
668 669 670
	int i;
	int lso_header_size;
	void *fragptr;
671
	bool bounce = false;
672

673 674 675
	if (!priv->port_up)
		goto tx_drop;

676 677
	real_size = get_real_size(skb, dev, &lso_header_size);
	if (unlikely(!real_size))
678
		goto tx_drop;
679

L
Lucas De Marchi 已提交
680
	/* Align descriptor to TXBB size */
681 682 683 684
	desc_size = ALIGN(real_size, TXBB_SIZE);
	nr_txbb = desc_size / TXBB_SIZE;
	if (unlikely(nr_txbb > MAX_DESC_TXBBS)) {
		if (netif_msg_tx_err(priv))
685
			en_warn(priv, "Oversized header or SG list\n");
686
		goto tx_drop;
687 688
	}

Y
Yevgeny Petrilin 已提交
689
	tx_ind = skb->queue_mapping;
690
	ring = priv->tx_ring[tx_ind];
691
	if (vlan_tx_tag_present(skb))
Y
Yevgeny Petrilin 已提交
692
		vlan_tag = vlan_tx_tag_get(skb);
693 694 695 696

	/* Check available TXBBs And 2K spare for prefetch */
	if (unlikely(((int)(ring->prod - ring->cons)) >
		     ring->size - HEADROOM - MAX_DESC_TXBBS)) {
Y
Yevgeny Petrilin 已提交
697
		/* every full Tx ring stops queue */
698
		netif_tx_stop_queue(ring->tx_queue);
699 700
		priv->port_stats.queue_stopped++;

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
		/* If queue was emptied after the if, and before the
		 * stop_queue - need to wake the queue, or else it will remain
		 * stopped forever.
		 * Need a memory barrier to make sure ring->cons was not
		 * updated before queue was stopped.
		 */
		wmb();

		if (unlikely(((int)(ring->prod - ring->cons)) <=
			     ring->size - HEADROOM - MAX_DESC_TXBBS)) {
			netif_tx_wake_queue(ring->tx_queue);
			priv->port_stats.wake_queue++;
		} else {
			return NETDEV_TX_BUSY;
		}
716 717 718 719 720 721 722 723
	}

	/* Track current inflight packets for performance analysis */
	AVG_PERF_COUNTER(priv->pstats.inflight_avg,
			 (u32) (ring->prod - ring->cons - 1));

	/* Packet is good - grab an index and transmit it */
	index = ring->prod & ring->size_mask;
724
	bf_index = ring->prod;
725 726 727 728 729

	/* See if we have enough space for whole descriptor TXBB for setting
	 * SW ownership on next descriptor; if not, use a bounce buffer. */
	if (likely(index + nr_txbb <= ring->size))
		tx_desc = ring->buf + index * TXBB_SIZE;
730
	else {
731
		tx_desc = (struct mlx4_en_tx_desc *) ring->bounce_buf;
732 733
		bounce = true;
	}
734 735 736 737 738 739

	/* Save skb in tx_info ring */
	tx_info = &ring->tx_info[index];
	tx_info->skb = skb;
	tx_info->nr_txbb = nr_txbb;

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
	if (lso_header_size)
		data = ((void *)&tx_desc->lso + ALIGN(lso_header_size + 4,
						      DS_SIZE));
	else
		data = &tx_desc->data;

	/* valid only for none inline segments */
	tx_info->data_offset = (void *)data - (void *)tx_desc;

	tx_info->linear = (lso_header_size < skb_headlen(skb) &&
			   !is_inline(skb, NULL)) ? 1 : 0;

	data += skb_shinfo(skb)->nr_frags + tx_info->linear - 1;

	if (is_inline(skb, &fragptr)) {
		tx_info->inl = 1;
	} else {
		/* Map fragments */
		for (i = skb_shinfo(skb)->nr_frags - 1; i >= 0; i--) {
759 760 761
			struct skb_frag_struct *frag;
			dma_addr_t dma;

762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
			frag = &skb_shinfo(skb)->frags[i];
			dma = skb_frag_dma_map(ddev, frag,
					       0, skb_frag_size(frag),
					       DMA_TO_DEVICE);
			if (dma_mapping_error(ddev, dma))
				goto tx_drop_unmap;

			data->addr = cpu_to_be64(dma);
			data->lkey = cpu_to_be32(mdev->mr.key);
			wmb();
			data->byte_count = cpu_to_be32(skb_frag_size(frag));
			--data;
		}

		/* Map linear part */
		if (tx_info->linear) {
			u32 byte_count = skb_headlen(skb) - lso_header_size;
779 780
			dma_addr_t dma;

781 782 783 784 785 786 787 788 789 790 791 792 793 794
			dma = dma_map_single(ddev, skb->data +
					     lso_header_size, byte_count,
					     PCI_DMA_TODEVICE);
			if (dma_mapping_error(ddev, dma))
				goto tx_drop_unmap;

			data->addr = cpu_to_be64(dma);
			data->lkey = cpu_to_be32(mdev->mr.key);
			wmb();
			data->byte_count = cpu_to_be32(byte_count);
		}
		tx_info->inl = 0;
	}

795 796 797 798 799 800 801 802 803 804
	/*
	 * For timestamping add flag to skb_shinfo and
	 * set flag for further reference
	 */
	if (ring->hwtstamp_tx_type == HWTSTAMP_TX_ON &&
	    skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) {
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_info->ts_requested = 1;
	}

805 806 807
	/* Prepare ctrl segement apart opcode+ownership, which depends on
	 * whether LSO is used */
	tx_desc->ctrl.vlan_tag = cpu_to_be16(vlan_tag);
808 809
	tx_desc->ctrl.ins_vlan = MLX4_WQE_CTRL_INS_VLAN *
		!!vlan_tx_tag_present(skb);
810
	tx_desc->ctrl.fence_size = (real_size / 16) & 0x3f;
A
Amir Vadai 已提交
811
	tx_desc->ctrl.srcrb_flags = priv->ctrl_flags;
812 813 814
	if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
		tx_desc->ctrl.srcrb_flags |= cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
							 MLX4_WQE_CTRL_TCP_UDP_CSUM);
815
		ring->tx_csum++;
816 817
	}

818
	if (priv->flags & MLX4_EN_FLAG_ENABLE_HW_LOOPBACK) {
819 820
		struct ethhdr *ethh;

821 822 823 824 825 826 827 828
		/* Copy dst mac address to wqe. This allows loopback in eSwitch,
		 * so that VFs and PF can communicate with each other
		 */
		ethh = (struct ethhdr *)skb->data;
		tx_desc->ctrl.srcrb_flags16[0] = get_unaligned((__be16 *)ethh->h_dest);
		tx_desc->ctrl.imm = get_unaligned((__be32 *)(ethh->h_dest + 2));
	}

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
	/* Handle LSO (TSO) packets */
	if (lso_header_size) {
		/* Mark opcode as LSO */
		op_own = cpu_to_be32(MLX4_OPCODE_LSO | (1 << 6)) |
			((ring->prod & ring->size) ?
				cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);

		/* Fill in the LSO prefix */
		tx_desc->lso.mss_hdr_size = cpu_to_be32(
			skb_shinfo(skb)->gso_size << 16 | lso_header_size);

		/* Copy headers;
		 * note that we already verified that it is linear */
		memcpy(tx_desc->lso.header, skb->data, lso_header_size);

		priv->port_stats.tso_packets++;
		i = ((skb->len - lso_header_size) / skb_shinfo(skb)->gso_size) +
			!!((skb->len - lso_header_size) % skb_shinfo(skb)->gso_size);
847
		tx_info->nr_bytes = skb->len + (i - 1) * lso_header_size;
848 849 850 851 852 853
		ring->packets += i;
	} else {
		/* Normal (Non LSO) packet */
		op_own = cpu_to_be32(MLX4_OPCODE_SEND) |
			((ring->prod & ring->size) ?
			 cpu_to_be32(MLX4_EN_BIT_DESC_OWN) : 0);
854
		tx_info->nr_bytes = max_t(unsigned int, skb->len, ETH_ZLEN);
855 856 857
		ring->packets++;

	}
858 859
	ring->bytes += tx_info->nr_bytes;
	netdev_tx_sent_queue(ring->tx_queue, tx_info->nr_bytes);
860 861
	AVG_PERF_COUNTER(priv->pstats.tx_pktsz_avg, skb->len);

862
	if (tx_info->inl) {
863
		build_inline_wqe(tx_desc, skb, real_size, &vlan_tag, tx_ind, fragptr);
864 865
		tx_info->inl = 1;
	}
866

867 868 869 870 871 872 873 874
	if (skb->encapsulation) {
		struct iphdr *ipv4 = (struct iphdr *)skb_inner_network_header(skb);
		if (ipv4->protocol == IPPROTO_TCP || ipv4->protocol == IPPROTO_UDP)
			op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP | MLX4_WQE_CTRL_ILP);
		else
			op_own |= cpu_to_be32(MLX4_WQE_CTRL_IIP);
	}

875 876 877
	ring->prod += nr_txbb;

	/* If we used a bounce buffer then copy descriptor back into place */
878
	if (bounce)
879 880
		tx_desc = mlx4_en_bounce_to_desc(priv, ring, index, desc_size);

881 882
	skb_tx_timestamp(skb);

883
	if (ring->bf_enabled && desc_size <= MAX_BF && !bounce && !vlan_tx_tag_present(skb)) {
884
		*(__be32 *) (&tx_desc->ctrl.vlan_tag) |= cpu_to_be32(ring->doorbell_qpn);
885 886 887 888 889
		op_own |= htonl((bf_index & 0xffff) << 8);
		/* Ensure new descirptor hits memory
		* before setting ownership of this descriptor to HW */
		wmb();
		tx_desc->ctrl.owner_opcode = op_own;
890

891 892 893 894 895 896 897 898 899 900 901 902 903 904
		wmb();

		mlx4_bf_copy(ring->bf.reg + ring->bf.offset, (unsigned long *) &tx_desc->ctrl,
		     desc_size);

		wmb();

		ring->bf.offset ^= ring->bf.buf_size;
	} else {
		/* Ensure new descirptor hits memory
		* before setting ownership of this descriptor to HW */
		wmb();
		tx_desc->ctrl.owner_opcode = op_own;
		wmb();
905
		iowrite32be(ring->doorbell_qpn, ring->bf.uar->map + MLX4_SEND_DOORBELL);
906
	}
907

908
	return NETDEV_TX_OK;
909

910 911 912 913 914 915 916 917 918 919
tx_drop_unmap:
	en_err(priv, "DMA mapping error\n");

	for (i++; i < skb_shinfo(skb)->nr_frags; i++) {
		data++;
		dma_unmap_page(ddev, (dma_addr_t) be64_to_cpu(data->addr),
			       be32_to_cpu(data->byte_count),
			       PCI_DMA_TODEVICE);
	}

920 921 922 923
tx_drop:
	dev_kfree_skb_any(skb);
	priv->stats.tx_dropped++;
	return NETDEV_TX_OK;
924 925
}