sh_mmcif.c 40.3 KB
Newer Older
Y
Yusuke Goda 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * MMCIF eMMC driver.
 *
 * Copyright (C) 2010 Renesas Solutions Corp.
 * Yusuke Goda <yusuke.goda.sx@renesas.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License.
 *
 *
 * TODO
 *  1. DMA
 *  2. Power management
 *  3. Handle MMC errors better
 *
 */

19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * The MMCIF driver is now processing MMC requests asynchronously, according
 * to the Linux MMC API requirement.
 *
 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
 * data, and optional stop. To achieve asynchronous processing each of these
 * stages is split into two halves: a top and a bottom half. The top half
 * initialises the hardware, installs a timeout handler to handle completion
 * timeouts, and returns. In case of the command stage this immediately returns
 * control to the caller, leaving all further processing to run asynchronously.
 * All further request processing is performed by the bottom halves.
 *
 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
 * thread, a DMA completion callback, if DMA is used, a timeout work, and
 * request- and stage-specific handler methods.
 *
 * Each bottom half run begins with either a hardware interrupt, a DMA callback
 * invocation, or a timeout work run. In case of an error or a successful
 * processing completion, the MMC core is informed and the request processing is
 * finished. In case processing has to continue, i.e., if data has to be read
 * from or written to the card, or if a stop command has to be sent, the next
 * top half is called, which performs the necessary hardware handling and
 * reschedules the timeout work. This returns the driver state machine into the
 * bottom half waiting state.
 */

45
#include <linux/bitops.h>
46 47
#include <linux/clk.h>
#include <linux/completion.h>
48
#include <linux/delay.h>
Y
Yusuke Goda 已提交
49
#include <linux/dma-mapping.h>
50
#include <linux/dmaengine.h>
Y
Yusuke Goda 已提交
51 52
#include <linux/mmc/card.h>
#include <linux/mmc/core.h>
53
#include <linux/mmc/host.h>
Y
Yusuke Goda 已提交
54 55 56
#include <linux/mmc/mmc.h>
#include <linux/mmc/sdio.h>
#include <linux/mmc/sh_mmcif.h>
57
#include <linux/mmc/slot-gpio.h>
58
#include <linux/mod_devicetable.h>
59
#include <linux/mutex.h>
60
#include <linux/pagemap.h>
61
#include <linux/platform_device.h>
62
#include <linux/pm_qos.h>
63
#include <linux/pm_runtime.h>
64
#include <linux/sh_dma.h>
65
#include <linux/spinlock.h>
66
#include <linux/module.h>
Y
Yusuke Goda 已提交
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92

#define DRIVER_NAME	"sh_mmcif"
#define DRIVER_VERSION	"2010-04-28"

/* CE_CMD_SET */
#define CMD_MASK		0x3f000000
#define CMD_SET_RTYP_NO		((0 << 23) | (0 << 22))
#define CMD_SET_RTYP_6B		((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
#define CMD_SET_RTYP_17B	((1 << 23) | (0 << 22)) /* R2 */
#define CMD_SET_RBSY		(1 << 21) /* R1b */
#define CMD_SET_CCSEN		(1 << 20)
#define CMD_SET_WDAT		(1 << 19) /* 1: on data, 0: no data */
#define CMD_SET_DWEN		(1 << 18) /* 1: write, 0: read */
#define CMD_SET_CMLTE		(1 << 17) /* 1: multi block trans, 0: single */
#define CMD_SET_CMD12EN		(1 << 16) /* 1: CMD12 auto issue */
#define CMD_SET_RIDXC_INDEX	((0 << 15) | (0 << 14)) /* index check */
#define CMD_SET_RIDXC_BITS	((0 << 15) | (1 << 14)) /* check bits check */
#define CMD_SET_RIDXC_NO	((1 << 15) | (0 << 14)) /* no check */
#define CMD_SET_CRC7C		((0 << 13) | (0 << 12)) /* CRC7 check*/
#define CMD_SET_CRC7C_BITS	((0 << 13) | (1 << 12)) /* check bits check*/
#define CMD_SET_CRC7C_INTERNAL	((1 << 13) | (0 << 12)) /* internal CRC7 check*/
#define CMD_SET_CRC16C		(1 << 10) /* 0: CRC16 check*/
#define CMD_SET_CRCSTE		(1 << 8) /* 1: not receive CRC status */
#define CMD_SET_TBIT		(1 << 7) /* 1: tran mission bit "Low" */
#define CMD_SET_OPDM		(1 << 6) /* 1: open/drain */
#define CMD_SET_CCSH		(1 << 5)
93
#define CMD_SET_DARS		(1 << 2) /* Dual Data Rate */
Y
Yusuke Goda 已提交
94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
#define CMD_SET_DATW_1		((0 << 1) | (0 << 0)) /* 1bit */
#define CMD_SET_DATW_4		((0 << 1) | (1 << 0)) /* 4bit */
#define CMD_SET_DATW_8		((1 << 1) | (0 << 0)) /* 8bit */

/* CE_CMD_CTRL */
#define CMD_CTRL_BREAK		(1 << 0)

/* CE_BLOCK_SET */
#define BLOCK_SIZE_MASK		0x0000ffff

/* CE_INT */
#define INT_CCSDE		(1 << 29)
#define INT_CMD12DRE		(1 << 26)
#define INT_CMD12RBE		(1 << 25)
#define INT_CMD12CRE		(1 << 24)
#define INT_DTRANE		(1 << 23)
#define INT_BUFRE		(1 << 22)
#define INT_BUFWEN		(1 << 21)
#define INT_BUFREN		(1 << 20)
#define INT_CCSRCV		(1 << 19)
#define INT_RBSYE		(1 << 17)
#define INT_CRSPE		(1 << 16)
#define INT_CMDVIO		(1 << 15)
#define INT_BUFVIO		(1 << 14)
#define INT_WDATERR		(1 << 11)
#define INT_RDATERR		(1 << 10)
#define INT_RIDXERR		(1 << 9)
#define INT_RSPERR		(1 << 8)
#define INT_CCSTO		(1 << 5)
#define INT_CRCSTO		(1 << 4)
#define INT_WDATTO		(1 << 3)
#define INT_RDATTO		(1 << 2)
#define INT_RBSYTO		(1 << 1)
#define INT_RSPTO		(1 << 0)
#define INT_ERR_STS		(INT_CMDVIO | INT_BUFVIO | INT_WDATERR |  \
				 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
				 INT_CCSTO | INT_CRCSTO | INT_WDATTO |	  \
				 INT_RDATTO | INT_RBSYTO | INT_RSPTO)

133 134 135 136
#define INT_ALL			(INT_RBSYE | INT_CRSPE | INT_BUFREN |	 \
				 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
				 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)

Y
Yusuke Goda 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
/* CE_INT_MASK */
#define MASK_ALL		0x00000000
#define MASK_MCCSDE		(1 << 29)
#define MASK_MCMD12DRE		(1 << 26)
#define MASK_MCMD12RBE		(1 << 25)
#define MASK_MCMD12CRE		(1 << 24)
#define MASK_MDTRANE		(1 << 23)
#define MASK_MBUFRE		(1 << 22)
#define MASK_MBUFWEN		(1 << 21)
#define MASK_MBUFREN		(1 << 20)
#define MASK_MCCSRCV		(1 << 19)
#define MASK_MRBSYE		(1 << 17)
#define MASK_MCRSPE		(1 << 16)
#define MASK_MCMDVIO		(1 << 15)
#define MASK_MBUFVIO		(1 << 14)
#define MASK_MWDATERR		(1 << 11)
#define MASK_MRDATERR		(1 << 10)
#define MASK_MRIDXERR		(1 << 9)
#define MASK_MRSPERR		(1 << 8)
#define MASK_MCCSTO		(1 << 5)
#define MASK_MCRCSTO		(1 << 4)
#define MASK_MWDATTO		(1 << 3)
#define MASK_MRDATTO		(1 << 2)
#define MASK_MRBSYTO		(1 << 1)
#define MASK_MRSPTO		(1 << 0)

163 164 165 166 167
#define MASK_START_CMD		(MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
				 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
				 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
				 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)

168 169 170 171 172
#define MASK_CLEAN		(INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE |	\
				 MASK_MBUFREN | MASK_MBUFWEN |			\
				 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE |	\
				 MASK_MCMD12RBE | MASK_MCMD12CRE)

Y
Yusuke Goda 已提交
173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
/* CE_HOST_STS1 */
#define STS1_CMDSEQ		(1 << 31)

/* CE_HOST_STS2 */
#define STS2_CRCSTE		(1 << 31)
#define STS2_CRC16E		(1 << 30)
#define STS2_AC12CRCE		(1 << 29)
#define STS2_RSPCRC7E		(1 << 28)
#define STS2_CRCSTEBE		(1 << 27)
#define STS2_RDATEBE		(1 << 26)
#define STS2_AC12REBE		(1 << 25)
#define STS2_RSPEBE		(1 << 24)
#define STS2_AC12IDXE		(1 << 23)
#define STS2_RSPIDXE		(1 << 22)
#define STS2_CCSTO		(1 << 15)
#define STS2_RDATTO		(1 << 14)
#define STS2_DATBSYTO		(1 << 13)
#define STS2_CRCSTTO		(1 << 12)
#define STS2_AC12BSYTO		(1 << 11)
#define STS2_RSPBSYTO		(1 << 10)
#define STS2_AC12RSPTO		(1 << 9)
#define STS2_RSPTO		(1 << 8)
#define STS2_CRC_ERR		(STS2_CRCSTE | STS2_CRC16E |		\
				 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
#define STS2_TIMEOUT_ERR	(STS2_CCSTO | STS2_RDATTO |		\
				 STS2_DATBSYTO | STS2_CRCSTTO |		\
				 STS2_AC12BSYTO | STS2_RSPBSYTO |	\
				 STS2_AC12RSPTO | STS2_RSPTO)

#define CLKDEV_EMMC_DATA	52000000 /* 52MHz */
#define CLKDEV_MMC_DATA		20000000 /* 20MHz */
#define CLKDEV_INIT		400000   /* 400 KHz */

206 207 208 209
enum mmcif_state {
	STATE_IDLE,
	STATE_REQUEST,
	STATE_IOS,
210
	STATE_TIMEOUT,
211 212
};

213 214 215 216 217 218 219 220 221 222 223 224
enum mmcif_wait_for {
	MMCIF_WAIT_FOR_REQUEST,
	MMCIF_WAIT_FOR_CMD,
	MMCIF_WAIT_FOR_MREAD,
	MMCIF_WAIT_FOR_MWRITE,
	MMCIF_WAIT_FOR_READ,
	MMCIF_WAIT_FOR_WRITE,
	MMCIF_WAIT_FOR_READ_END,
	MMCIF_WAIT_FOR_WRITE_END,
	MMCIF_WAIT_FOR_STOP,
};

Y
Yusuke Goda 已提交
225 226
struct sh_mmcif_host {
	struct mmc_host *mmc;
227
	struct mmc_request *mrq;
Y
Yusuke Goda 已提交
228 229 230 231
	struct platform_device *pd;
	struct clk *hclk;
	unsigned int clk;
	int bus_width;
232
	unsigned char timing;
233
	bool sd_error;
234
	bool dying;
Y
Yusuke Goda 已提交
235 236
	long timeout;
	void __iomem *addr;
237
	u32 *pio_ptr;
238
	spinlock_t lock;		/* protect sh_mmcif_host::state */
239
	enum mmcif_state state;
240 241 242 243 244
	enum mmcif_wait_for wait_for;
	struct delayed_work timeout_work;
	size_t blocksize;
	int sg_idx;
	int sg_blkidx;
245
	bool power;
246
	bool card_present;
247
	struct mutex thread_lock;
Y
Yusuke Goda 已提交
248

249 250 251 252
	/* DMA support */
	struct dma_chan		*chan_rx;
	struct dma_chan		*chan_tx;
	struct completion	dma_complete;
253
	bool			dma_active;
254
};
Y
Yusuke Goda 已提交
255 256 257 258

static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
259
	writel(val | readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
260 261 262 263 264
}

static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
					unsigned int reg, u32 val)
{
265
	writel(~val & readl(host->addr + reg), host->addr + reg);
Y
Yusuke Goda 已提交
266 267
}

268 269 270
static void mmcif_dma_complete(void *arg)
{
	struct sh_mmcif_host *host = arg;
271
	struct mmc_request *mrq = host->mrq;
272

273 274
	dev_dbg(&host->pd->dev, "Command completed\n");

275
	if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
276 277 278 279 280 281 282 283
		 dev_name(&host->pd->dev)))
		return;

	complete(&host->dma_complete);
}

static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
{
284 285
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
286 287 288 289 290
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_rx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

291
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
292
			 DMA_FROM_DEVICE);
293
	if (ret > 0) {
294
		host->dma_active = true;
295
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
296
			DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
297 298 299 300 301
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
302 303 304
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
		dma_async_issue_pending(chan);
305 306
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
307
		__func__, data->sg_len, ret, cookie);
308 309 310 311 312 313

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_rx = NULL;
314
		host->dma_active = false;
315 316 317 318 319 320 321 322 323 324 325 326 327
		dma_release_channel(chan);
		/* Free the Tx channel too */
		chan = host->chan_tx;
		if (chan) {
			host->chan_tx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
328
		desc, cookie, data->sg_len);
329 330 331 332
}

static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
{
333 334
	struct mmc_data *data = host->mrq->data;
	struct scatterlist *sg = data->sg;
335 336 337 338 339
	struct dma_async_tx_descriptor *desc = NULL;
	struct dma_chan *chan = host->chan_tx;
	dma_cookie_t cookie = -EINVAL;
	int ret;

340
	ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
341
			 DMA_TO_DEVICE);
342
	if (ret > 0) {
343
		host->dma_active = true;
344
		desc = dmaengine_prep_slave_sg(chan, sg, ret,
345
			DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
346 347 348 349 350
	}

	if (desc) {
		desc->callback = mmcif_dma_complete;
		desc->callback_param = host;
351 352 353
		cookie = dmaengine_submit(desc);
		sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
		dma_async_issue_pending(chan);
354 355
	}
	dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
356
		__func__, data->sg_len, ret, cookie);
357 358 359 360 361 362

	if (!desc) {
		/* DMA failed, fall back to PIO */
		if (ret >= 0)
			ret = -EIO;
		host->chan_tx = NULL;
363
		host->dma_active = false;
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		dma_release_channel(chan);
		/* Free the Rx channel too */
		chan = host->chan_rx;
		if (chan) {
			host->chan_rx = NULL;
			dma_release_channel(chan);
		}
		dev_warn(&host->pd->dev,
			 "DMA failed: %d, falling back to PIO\n", ret);
		sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	}

	dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
		desc, cookie);
}

static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
				 struct sh_mmcif_plat_data *pdata)
{
383 384 385 386
	struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
	struct dma_slave_config cfg;
	dma_cap_mask_t mask;
	int ret;
387

388
	host->dma_active = false;
389

390 391 392 393
	if (pdata) {
		if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
			return;
	} else if (!host->pd->dev.of_node) {
394
		return;
395
	}
396

397 398 399
	/* We can only either use DMA for both Tx and Rx or not use it at all */
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);
400

401 402 403
	host->chan_tx = dma_request_slave_channel_compat(mask, shdma_chan_filter,
				pdata ? (void *)pdata->slave_id_tx : NULL,
				&host->pd->dev, "tx");
404 405
	dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
		host->chan_tx);
406

407 408
	if (!host->chan_tx)
		return;
409

410 411 412
	/* In the OF case the driver will get the slave ID from the DT */
	if (pdata)
		cfg.slave_id = pdata->slave_id_tx;
413 414 415 416 417 418 419
	cfg.direction = DMA_MEM_TO_DEV;
	cfg.dst_addr = res->start + MMCIF_CE_DATA;
	cfg.src_addr = 0;
	ret = dmaengine_slave_config(host->chan_tx, &cfg);
	if (ret < 0)
		goto ecfgtx;

420 421 422
	host->chan_rx = dma_request_slave_channel_compat(mask, shdma_chan_filter,
				pdata ? (void *)pdata->slave_id_rx : NULL,
				&host->pd->dev, "rx");
423 424 425 426 427 428
	dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
		host->chan_rx);

	if (!host->chan_rx)
		goto erqrx;

429 430
	if (pdata)
		cfg.slave_id = pdata->slave_id_rx;
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
	cfg.direction = DMA_DEV_TO_MEM;
	cfg.dst_addr = 0;
	cfg.src_addr = res->start + MMCIF_CE_DATA;
	ret = dmaengine_slave_config(host->chan_rx, &cfg);
	if (ret < 0)
		goto ecfgrx;

	return;

ecfgrx:
	dma_release_channel(host->chan_rx);
	host->chan_rx = NULL;
erqrx:
ecfgtx:
	dma_release_channel(host->chan_tx);
	host->chan_tx = NULL;
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
}

static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
{
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	/* Descriptors are freed automatically */
	if (host->chan_tx) {
		struct dma_chan *chan = host->chan_tx;
		host->chan_tx = NULL;
		dma_release_channel(chan);
	}
	if (host->chan_rx) {
		struct dma_chan *chan = host->chan_rx;
		host->chan_rx = NULL;
		dma_release_channel(chan);
	}

464
	host->dma_active = false;
465
}
Y
Yusuke Goda 已提交
466 467 468 469

static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
{
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
470
	bool sup_pclk = p ? p->sup_pclk : false;
Y
Yusuke Goda 已提交
471 472 473 474 475 476

	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
	sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);

	if (!clk)
		return;
477
	if (sup_pclk && clk == host->clk)
Y
Yusuke Goda 已提交
478 479 480
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
	else
		sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
S
Simon Horman 已提交
481 482
				((fls(DIV_ROUND_UP(host->clk,
						   clk) - 1) - 1) << 16));
Y
Yusuke Goda 已提交
483 484 485 486 487 488 489 490

	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
}

static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
{
	u32 tmp;

491
	tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Y
Yusuke Goda 已提交
492

493 494
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
	sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Y
Yusuke Goda 已提交
495 496 497 498 499 500 501 502 503
	sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
		SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
	/* byte swap on */
	sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
}

static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
{
	u32 state1, state2;
504
	int ret, timeout;
Y
Yusuke Goda 已提交
505

506
	host->sd_error = false;
Y
Yusuke Goda 已提交
507

508 509
	state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
	state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
510 511
	dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
	dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Y
Yusuke Goda 已提交
512 513 514 515

	if (state1 & STS1_CMDSEQ) {
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
		sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
516
		for (timeout = 10000000; timeout; timeout--) {
517
			if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
518
			      & STS1_CMDSEQ))
Y
Yusuke Goda 已提交
519 520 521
				break;
			mdelay(1);
		}
522 523 524 525 526
		if (!timeout) {
			dev_err(&host->pd->dev,
				"Forced end of command sequence timeout err\n");
			return -EIO;
		}
Y
Yusuke Goda 已提交
527
		sh_mmcif_sync_reset(host);
528
		dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Y
Yusuke Goda 已提交
529 530 531 532
		return -EIO;
	}

	if (state2 & STS2_CRC_ERR) {
533 534
		dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
			host->state, host->wait_for);
Y
Yusuke Goda 已提交
535 536
		ret = -EIO;
	} else if (state2 & STS2_TIMEOUT_ERR) {
537 538
		dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
			host->state, host->wait_for);
Y
Yusuke Goda 已提交
539 540
		ret = -ETIMEDOUT;
	} else {
541 542
		dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
			host->state, host->wait_for);
Y
Yusuke Goda 已提交
543 544 545 546 547
		ret = -EIO;
	}
	return ret;
}

548
static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Y
Yusuke Goda 已提交
549
{
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
	struct mmc_data *data = host->mrq->data;

	host->sg_blkidx += host->blocksize;

	/* data->sg->length must be a multiple of host->blocksize? */
	BUG_ON(host->sg_blkidx > data->sg->length);

	if (host->sg_blkidx == data->sg->length) {
		host->sg_blkidx = 0;
		if (++host->sg_idx < data->sg_len)
			host->pio_ptr = sg_virt(++data->sg);
	} else {
		host->pio_ptr = p;
	}

565
	return host->sg_idx != data->sg_len;
566 567 568 569 570 571 572 573 574
}

static void sh_mmcif_single_read(struct sh_mmcif_host *host,
				 struct mmc_request *mrq)
{
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;

	host->wait_for = MMCIF_WAIT_FOR_READ;
Y
Yusuke Goda 已提交
575 576 577

	/* buf read enable */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
578 579 580 581 582 583 584 585 586 587
}

static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
588
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
589 590 591 592
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
593
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Y
Yusuke Goda 已提交
594 595 596

	/* buffer read end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
597
	host->wait_for = MMCIF_WAIT_FOR_READ_END;
Y
Yusuke Goda 已提交
598

599
	return true;
Y
Yusuke Goda 已提交
600 601
}

602 603
static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
604 605
{
	struct mmc_data *data = mrq->data;
606 607 608 609 610 611 612 613 614 615 616

	if (!data->sg_len || !data->sg->length)
		return;

	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;

	host->wait_for = MMCIF_WAIT_FOR_MREAD;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
617

618 619 620 621 622 623 624 625 626 627 628
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
}

static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
629
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
630
		return false;
Y
Yusuke Goda 已提交
631
	}
632 633 634 635 636 637 638 639 640 641 642 643

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		*p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);

	if (!sh_mmcif_next_block(host, p))
		return false;

	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);

	return true;
Y
Yusuke Goda 已提交
644 645
}

646
static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Y
Yusuke Goda 已提交
647 648
					struct mmc_request *mrq)
{
649 650
	host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
			   BLOCK_SIZE_MASK) + 3;
Y
Yusuke Goda 已提交
651

652
	host->wait_for = MMCIF_WAIT_FOR_WRITE;
Y
Yusuke Goda 已提交
653 654

	/* buf write enable */
655 656 657 658 659 660 661 662 663 664 665
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}

static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = sg_virt(data->sg);
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
666
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
667 668 669 670
		return false;
	}

	for (i = 0; i < host->blocksize / 4; i++)
671
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Y
Yusuke Goda 已提交
672 673 674

	/* buffer write end */
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
675
	host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Y
Yusuke Goda 已提交
676

677
	return true;
Y
Yusuke Goda 已提交
678 679
}

680 681
static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
				struct mmc_request *mrq)
Y
Yusuke Goda 已提交
682 683 684
{
	struct mmc_data *data = mrq->data;

685 686
	if (!data->sg_len || !data->sg->length)
		return;
Y
Yusuke Goda 已提交
687

688 689
	host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
		BLOCK_SIZE_MASK;
Y
Yusuke Goda 已提交
690

691 692 693 694
	host->wait_for = MMCIF_WAIT_FOR_MWRITE;
	host->sg_idx = 0;
	host->sg_blkidx = 0;
	host->pio_ptr = sg_virt(data->sg);
695

696 697
	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
}
Y
Yusuke Goda 已提交
698

699 700 701 702 703 704 705 706
static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
{
	struct mmc_data *data = host->mrq->data;
	u32 *p = host->pio_ptr;
	int i;

	if (host->sd_error) {
		data->error = sh_mmcif_error_manage(host);
707
		dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
708
		return false;
Y
Yusuke Goda 已提交
709
	}
710 711 712 713 714 715 716 717 718 719 720 721

	BUG_ON(!data->sg->length);

	for (i = 0; i < host->blocksize / 4; i++)
		sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);

	if (!sh_mmcif_next_block(host, p))
		return false;

	sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);

	return true;
Y
Yusuke Goda 已提交
722 723 724 725 726 727
}

static void sh_mmcif_get_response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
	if (cmd->flags & MMC_RSP_136) {
728 729 730 731
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
		cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
		cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
		cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
732
	} else
733
		cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Y
Yusuke Goda 已提交
734 735 736 737 738
}

static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
						struct mmc_command *cmd)
{
739
	cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Y
Yusuke Goda 已提交
740 741 742
}

static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
743
			    struct mmc_request *mrq)
Y
Yusuke Goda 已提交
744
{
745 746 747
	struct mmc_data *data = mrq->data;
	struct mmc_command *cmd = mrq->cmd;
	u32 opc = cmd->opcode;
Y
Yusuke Goda 已提交
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
	u32 tmp = 0;

	/* Response Type check */
	switch (mmc_resp_type(cmd)) {
	case MMC_RSP_NONE:
		tmp |= CMD_SET_RTYP_NO;
		break;
	case MMC_RSP_R1:
	case MMC_RSP_R1B:
	case MMC_RSP_R3:
		tmp |= CMD_SET_RTYP_6B;
		break;
	case MMC_RSP_R2:
		tmp |= CMD_SET_RTYP_17B;
		break;
	default:
764
		dev_err(&host->pd->dev, "Unsupported response type.\n");
Y
Yusuke Goda 已提交
765 766 767 768
		break;
	}
	switch (opc) {
	/* RBSY */
769
	case MMC_SLEEP_AWAKE:
Y
Yusuke Goda 已提交
770 771 772 773 774 775 776 777 778
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
		tmp |= CMD_SET_RBSY;
		break;
	}
	/* WDAT / DATW */
779
	if (data) {
Y
Yusuke Goda 已提交
780 781 782 783 784 785 786 787 788 789 790 791
		tmp |= CMD_SET_WDAT;
		switch (host->bus_width) {
		case MMC_BUS_WIDTH_1:
			tmp |= CMD_SET_DATW_1;
			break;
		case MMC_BUS_WIDTH_4:
			tmp |= CMD_SET_DATW_4;
			break;
		case MMC_BUS_WIDTH_8:
			tmp |= CMD_SET_DATW_8;
			break;
		default:
792
			dev_err(&host->pd->dev, "Unsupported bus width.\n");
Y
Yusuke Goda 已提交
793 794
			break;
		}
795 796 797 798 799 800 801 802 803 804 805
		switch (host->timing) {
		case MMC_TIMING_UHS_DDR50:
			/*
			 * MMC core will only set this timing, if the host
			 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
			 * implementations with this capability, e.g. sh73a0,
			 * will have to set it in their platform data.
			 */
			tmp |= CMD_SET_DARS;
			break;
		}
Y
Yusuke Goda 已提交
806 807 808 809 810 811 812 813
	}
	/* DWEN */
	if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
		tmp |= CMD_SET_DWEN;
	/* CMLTE/CMD12EN */
	if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
		tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
		sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
814
				data->blocks << 16);
Y
Yusuke Goda 已提交
815 816 817 818 819 820 821 822 823 824 825 826 827
	}
	/* RIDXC[1:0] check bits */
	if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
	    opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_RIDXC_BITS;
	/* RCRC7C[1:0] check bits */
	if (opc == MMC_SEND_OP_COND)
		tmp |= CMD_SET_CRC7C_BITS;
	/* RCRC7C[1:0] internal CRC7 */
	if (opc == MMC_ALL_SEND_CID ||
		opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
		tmp |= CMD_SET_CRC7C_INTERNAL;

828
	return (opc << 24) | tmp;
Y
Yusuke Goda 已提交
829 830
}

831
static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
832
			       struct mmc_request *mrq, u32 opc)
Y
Yusuke Goda 已提交
833 834 835
{
	switch (opc) {
	case MMC_READ_MULTIPLE_BLOCK:
836 837
		sh_mmcif_multi_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
838
	case MMC_WRITE_MULTIPLE_BLOCK:
839 840
		sh_mmcif_multi_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
841
	case MMC_WRITE_BLOCK:
842 843
		sh_mmcif_single_write(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
844 845
	case MMC_READ_SINGLE_BLOCK:
	case MMC_SEND_EXT_CSD:
846 847
		sh_mmcif_single_read(host, mrq);
		return 0;
Y
Yusuke Goda 已提交
848
	default:
849
		dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
850
		return -EINVAL;
Y
Yusuke Goda 已提交
851 852 853 854
	}
}

static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
855
			       struct mmc_request *mrq)
Y
Yusuke Goda 已提交
856
{
857
	struct mmc_command *cmd = mrq->cmd;
858 859
	u32 opc = cmd->opcode;
	u32 mask;
Y
Yusuke Goda 已提交
860 861

	switch (opc) {
862
	/* response busy check */
863
	case MMC_SLEEP_AWAKE:
Y
Yusuke Goda 已提交
864 865 866 867 868
	case MMC_SWITCH:
	case MMC_STOP_TRANSMISSION:
	case MMC_SET_WRITE_PROT:
	case MMC_CLR_WRITE_PROT:
	case MMC_ERASE:
869
		mask = MASK_START_CMD | MASK_MRBSYE;
Y
Yusuke Goda 已提交
870 871
		break;
	default:
872
		mask = MASK_START_CMD | MASK_MCRSPE;
Y
Yusuke Goda 已提交
873 874 875
		break;
	}

876
	if (mrq->data) {
877 878 879
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
		sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
				mrq->data->blksz);
Y
Yusuke Goda 已提交
880
	}
881
	opc = sh_mmcif_set_cmd(host, mrq);
Y
Yusuke Goda 已提交
882

883 884
	sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Y
Yusuke Goda 已提交
885
	/* set arg */
886
	sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Y
Yusuke Goda 已提交
887
	/* set cmd */
888
	sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Y
Yusuke Goda 已提交
889

890 891
	host->wait_for = MMCIF_WAIT_FOR_CMD;
	schedule_delayed_work(&host->timeout_work, host->timeout);
Y
Yusuke Goda 已提交
892 893 894
}

static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
895
			      struct mmc_request *mrq)
Y
Yusuke Goda 已提交
896
{
897 898
	switch (mrq->cmd->opcode) {
	case MMC_READ_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
899
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
900 901
		break;
	case MMC_WRITE_MULTIPLE_BLOCK:
Y
Yusuke Goda 已提交
902
		sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
903 904
		break;
	default:
905
		dev_err(&host->pd->dev, "unsupported stop cmd\n");
906
		mrq->stop->error = sh_mmcif_error_manage(host);
Y
Yusuke Goda 已提交
907 908 909
		return;
	}

910
	host->wait_for = MMCIF_WAIT_FOR_STOP;
Y
Yusuke Goda 已提交
911 912 913 914 915
}

static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
916 917 918 919
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
920
		dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
921 922 923 924 925 926 927 928
		spin_unlock_irqrestore(&host->lock, flags);
		mrq->cmd->error = -EAGAIN;
		mmc_request_done(mmc, mrq);
		return;
	}

	host->state = STATE_REQUEST;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
929 930 931

	switch (mrq->cmd->opcode) {
	/* MMCIF does not support SD/SDIO command */
932 933 934 935
	case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
	case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
		if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
			break;
Y
Yusuke Goda 已提交
936
	case MMC_APP_CMD:
937
	case SD_IO_RW_DIRECT:
938
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
939 940 941 942 943 944
		mrq->cmd->error = -ETIMEDOUT;
		mmc_request_done(mmc, mrq);
		return;
	default:
		break;
	}
945 946

	host->mrq = mrq;
Y
Yusuke Goda 已提交
947

948
	sh_mmcif_start_cmd(host, mrq);
Y
Yusuke Goda 已提交
949 950
}

951 952 953 954 955 956 957 958 959 960 961 962 963
static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
{
	int ret = clk_enable(host->hclk);

	if (!ret) {
		host->clk = clk_get_rate(host->hclk);
		host->mmc->f_max = host->clk / 2;
		host->mmc->f_min = host->clk / 512;
	}

	return ret;
}

964 965 966 967 968 969 970 971 972 973
static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vmmc))
		/* Errors ignored... */
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
				      ios->power_mode ? ios->vdd : 0);
}

Y
Yusuke Goda 已提交
974 975 976
static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
977 978 979 980
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	if (host->state != STATE_IDLE) {
981
		dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
982 983 984 985 986 987
		spin_unlock_irqrestore(&host->lock, flags);
		return;
	}

	host->state = STATE_IOS;
	spin_unlock_irqrestore(&host->lock, flags);
Y
Yusuke Goda 已提交
988

989
	if (ios->power_mode == MMC_POWER_UP) {
990
		if (!host->card_present) {
991 992
			/* See if we also get DMA */
			sh_mmcif_request_dma(host, host->pd->dev.platform_data);
993
			host->card_present = true;
994
		}
995
		sh_mmcif_set_power(host, ios);
996
	} else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
Y
Yusuke Goda 已提交
997 998
		/* clock stop */
		sh_mmcif_clock_control(host, 0);
999
		if (ios->power_mode == MMC_POWER_OFF) {
1000
			if (host->card_present) {
1001
				sh_mmcif_release_dma(host);
1002
				host->card_present = false;
1003
			}
1004 1005
		}
		if (host->power) {
1006
			pm_runtime_put_sync(&host->pd->dev);
1007
			clk_disable(host->hclk);
1008
			host->power = false;
1009 1010
			if (ios->power_mode == MMC_POWER_OFF)
				sh_mmcif_set_power(host, ios);
1011
		}
1012
		host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
1013 1014 1015
		return;
	}

1016 1017
	if (ios->clock) {
		if (!host->power) {
1018
			sh_mmcif_clk_update(host);
1019 1020 1021 1022
			pm_runtime_get_sync(&host->pd->dev);
			host->power = true;
			sh_mmcif_sync_reset(host);
		}
Y
Yusuke Goda 已提交
1023
		sh_mmcif_clock_control(host, ios->clock);
1024
	}
Y
Yusuke Goda 已提交
1025

1026
	host->timing = ios->timing;
Y
Yusuke Goda 已提交
1027
	host->bus_width = ios->bus_width;
1028
	host->state = STATE_IDLE;
Y
Yusuke Goda 已提交
1029 1030
}

1031 1032 1033 1034
static int sh_mmcif_get_cd(struct mmc_host *mmc)
{
	struct sh_mmcif_host *host = mmc_priv(mmc);
	struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
1035 1036 1037 1038
	int ret = mmc_gpio_get_cd(mmc);

	if (ret >= 0)
		return ret;
1039

1040
	if (!p || !p->get_cd)
1041 1042 1043 1044 1045
		return -ENOSYS;
	else
		return p->get_cd(host->pd);
}

Y
Yusuke Goda 已提交
1046 1047 1048
static struct mmc_host_ops sh_mmcif_ops = {
	.request	= sh_mmcif_request,
	.set_ios	= sh_mmcif_set_ios,
1049
	.get_cd		= sh_mmcif_get_cd,
Y
Yusuke Goda 已提交
1050 1051
};

1052 1053 1054
static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
{
	struct mmc_command *cmd = host->mrq->cmd;
1055
	struct mmc_data *data = host->mrq->data;
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	long time;

	if (host->sd_error) {
		switch (cmd->opcode) {
		case MMC_ALL_SEND_CID:
		case MMC_SELECT_CARD:
		case MMC_APP_CMD:
			cmd->error = -ETIMEDOUT;
			break;
		default:
			cmd->error = sh_mmcif_error_manage(host);
			break;
		}
1069 1070
		dev_dbg(&host->pd->dev, "CMD%d error %d\n",
			cmd->opcode, cmd->error);
1071
		host->sd_error = false;
1072 1073 1074 1075 1076 1077 1078 1079 1080
		return false;
	}
	if (!(cmd->flags & MMC_RSP_PRESENT)) {
		cmd->error = 0;
		return false;
	}

	sh_mmcif_get_response(host, cmd);

1081
	if (!data)
1082 1083
		return false;

1084 1085 1086 1087 1088 1089
	/*
	 * Completion can be signalled from DMA callback and error, so, have to
	 * reset here, before setting .dma_active
	 */
	init_completion(&host->dma_complete);

1090
	if (data->flags & MMC_DATA_READ) {
1091 1092 1093 1094 1095 1096 1097 1098
		if (host->chan_rx)
			sh_mmcif_start_dma_rx(host);
	} else {
		if (host->chan_tx)
			sh_mmcif_start_dma_tx(host);
	}

	if (!host->dma_active) {
1099
		data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
1100
		return !data->error;
1101 1102 1103 1104 1105
	}

	/* Running in the IRQ thread, can sleep */
	time = wait_for_completion_interruptible_timeout(&host->dma_complete,
							 host->timeout);
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115

	if (data->flags & MMC_DATA_READ)
		dma_unmap_sg(host->chan_rx->device->dev,
			     data->sg, data->sg_len,
			     DMA_FROM_DEVICE);
	else
		dma_unmap_sg(host->chan_tx->device->dev,
			     data->sg, data->sg_len,
			     DMA_TO_DEVICE);

1116 1117 1118 1119
	if (host->sd_error) {
		dev_err(host->mmc->parent,
			"Error IRQ while waiting for DMA completion!\n");
		/* Woken up by an error IRQ: abort DMA */
1120
		data->error = sh_mmcif_error_manage(host);
1121
	} else if (!time) {
1122
		dev_err(host->mmc->parent, "DMA timeout!\n");
1123
		data->error = -ETIMEDOUT;
1124
	} else if (time < 0) {
1125 1126
		dev_err(host->mmc->parent,
			"wait_for_completion_...() error %ld!\n", time);
1127
		data->error = time;
1128 1129 1130 1131 1132
	}
	sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
			BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
	host->dma_active = false;

1133
	if (data->error) {
1134
		data->bytes_xfered = 0;
1135 1136 1137 1138 1139 1140
		/* Abort DMA */
		if (data->flags & MMC_DATA_READ)
			dmaengine_terminate_all(host->chan_rx);
		else
			dmaengine_terminate_all(host->chan_tx);
	}
1141 1142 1143 1144 1145 1146 1147

	return false;
}

static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
1148
	struct mmc_request *mrq;
1149
	bool wait = false;
1150 1151 1152

	cancel_delayed_work_sync(&host->timeout_work);

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	mutex_lock(&host->thread_lock);

	mrq = host->mrq;
	if (!mrq) {
		dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
			host->state, host->wait_for);
		mutex_unlock(&host->thread_lock);
		return IRQ_HANDLED;
	}

1163 1164 1165 1166 1167 1168 1169
	/*
	 * All handlers return true, if processing continues, and false, if the
	 * request has to be completed - successfully or not
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_REQUEST:
		/* We're too late, the timeout has already kicked in */
1170
		mutex_unlock(&host->thread_lock);
1171 1172
		return IRQ_HANDLED;
	case MMCIF_WAIT_FOR_CMD:
1173 1174
		/* Wait for data? */
		wait = sh_mmcif_end_cmd(host);
1175 1176
		break;
	case MMCIF_WAIT_FOR_MREAD:
1177 1178
		/* Wait for more data? */
		wait = sh_mmcif_mread_block(host);
1179 1180
		break;
	case MMCIF_WAIT_FOR_READ:
1181 1182
		/* Wait for data end? */
		wait = sh_mmcif_read_block(host);
1183 1184
		break;
	case MMCIF_WAIT_FOR_MWRITE:
1185 1186
		/* Wait data to write? */
		wait = sh_mmcif_mwrite_block(host);
1187 1188
		break;
	case MMCIF_WAIT_FOR_WRITE:
1189 1190
		/* Wait for data end? */
		wait = sh_mmcif_write_block(host);
1191 1192 1193 1194
		break;
	case MMCIF_WAIT_FOR_STOP:
		if (host->sd_error) {
			mrq->stop->error = sh_mmcif_error_manage(host);
1195
			dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
1196 1197 1198 1199 1200 1201 1202
			break;
		}
		sh_mmcif_get_cmd12response(host, mrq->stop);
		mrq->stop->error = 0;
		break;
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
1203
		if (host->sd_error) {
1204
			mrq->data->error = sh_mmcif_error_manage(host);
1205 1206
			dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
		}
1207 1208 1209 1210 1211
		break;
	default:
		BUG();
	}

1212 1213 1214
	if (wait) {
		schedule_delayed_work(&host->timeout_work, host->timeout);
		/* Wait for more data */
1215
		mutex_unlock(&host->thread_lock);
1216 1217 1218
		return IRQ_HANDLED;
	}

1219
	if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
1220
		struct mmc_data *data = mrq->data;
1221 1222 1223
		if (!mrq->cmd->error && data && !data->error)
			data->bytes_xfered =
				data->blocks * data->blksz;
1224

1225
		if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
1226
			sh_mmcif_stop_cmd(host, mrq);
1227 1228
			if (!mrq->stop->error) {
				schedule_delayed_work(&host->timeout_work, host->timeout);
1229
				mutex_unlock(&host->thread_lock);
1230
				return IRQ_HANDLED;
1231
			}
1232 1233 1234 1235 1236
		}
	}

	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->state = STATE_IDLE;
1237
	host->mrq = NULL;
1238 1239
	mmc_request_done(host->mmc, mrq);

1240 1241
	mutex_unlock(&host->thread_lock);

1242 1243 1244
	return IRQ_HANDLED;
}

Y
Yusuke Goda 已提交
1245 1246 1247
static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
{
	struct sh_mmcif_host *host = dev_id;
1248
	u32 state;
Y
Yusuke Goda 已提交
1249

1250
	state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
1251 1252
	sh_mmcif_writel(host->addr, MMCIF_CE_INT,
			~(state & sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK)));
1253
	sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Y
Yusuke Goda 已提交
1254

1255 1256 1257 1258 1259
	if (state & ~MASK_CLEAN)
		dev_dbg(&host->pd->dev, "IRQ state = 0x%08x incompletely cleared\n",
			state);

	if (state & INT_ERR_STS || state & ~INT_ALL) {
1260
		host->sd_error = true;
1261
		dev_dbg(&host->pd->dev, "int err state = 0x%08x\n", state);
Y
Yusuke Goda 已提交
1262
	}
1263
	if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
1264 1265
		if (!host->mrq)
			dev_dbg(&host->pd->dev, "NULL IRQ state = 0x%08x\n", state);
1266 1267 1268 1269 1270
		if (!host->dma_active)
			return IRQ_WAKE_THREAD;
		else if (host->sd_error)
			mmcif_dma_complete(host);
	} else {
1271
		dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
1272
	}
Y
Yusuke Goda 已提交
1273 1274 1275 1276

	return IRQ_HANDLED;
}

1277 1278 1279 1280 1281
static void mmcif_timeout_work(struct work_struct *work)
{
	struct delayed_work *d = container_of(work, struct delayed_work, work);
	struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
	struct mmc_request *mrq = host->mrq;
1282
	unsigned long flags;
1283 1284 1285 1286 1287

	if (host->dying)
		/* Don't run after mmc_remove_host() */
		return;

1288
	dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
		host->wait_for, mrq->cmd->opcode);

	spin_lock_irqsave(&host->lock, flags);
	if (host->state == STATE_IDLE) {
		spin_unlock_irqrestore(&host->lock, flags);
		return;
	}

	host->state = STATE_TIMEOUT;
	spin_unlock_irqrestore(&host->lock, flags);

1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	/*
	 * Handle races with cancel_delayed_work(), unless
	 * cancel_delayed_work_sync() is used
	 */
	switch (host->wait_for) {
	case MMCIF_WAIT_FOR_CMD:
		mrq->cmd->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_STOP:
		mrq->stop->error = sh_mmcif_error_manage(host);
		break;
	case MMCIF_WAIT_FOR_MREAD:
	case MMCIF_WAIT_FOR_MWRITE:
	case MMCIF_WAIT_FOR_READ:
	case MMCIF_WAIT_FOR_WRITE:
	case MMCIF_WAIT_FOR_READ_END:
	case MMCIF_WAIT_FOR_WRITE_END:
1317
		mrq->data->error = sh_mmcif_error_manage(host);
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
		break;
	default:
		BUG();
	}

	host->state = STATE_IDLE;
	host->wait_for = MMCIF_WAIT_FOR_REQUEST;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
}

1329 1330 1331 1332 1333 1334 1335
static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
{
	struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
	struct mmc_host *mmc = host->mmc;

	mmc_regulator_get_supply(mmc);

1336 1337 1338
	if (!pd)
		return;

1339 1340 1341 1342 1343 1344
	if (!mmc->ocr_avail)
		mmc->ocr_avail = pd->ocr;
	else if (pd->ocr)
		dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
}

B
Bill Pemberton 已提交
1345
static int sh_mmcif_probe(struct platform_device *pdev)
Y
Yusuke Goda 已提交
1346 1347 1348
{
	int ret = 0, irq[2];
	struct mmc_host *mmc;
1349
	struct sh_mmcif_host *host;
1350
	struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Y
Yusuke Goda 已提交
1351 1352
	struct resource *res;
	void __iomem *reg;
1353
	const char *name;
Y
Yusuke Goda 已提交
1354 1355 1356

	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
1357
	if (irq[0] < 0) {
1358
		dev_err(&pdev->dev, "Get irq error\n");
Y
Yusuke Goda 已提交
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
		return -ENXIO;
	}
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "platform_get_resource error.\n");
		return -ENXIO;
	}
	reg = ioremap(res->start, resource_size(res));
	if (!reg) {
		dev_err(&pdev->dev, "ioremap error.\n");
		return -ENOMEM;
	}
1371

Y
Yusuke Goda 已提交
1372 1373 1374
	mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
	if (!mmc) {
		ret = -ENOMEM;
1375
		goto ealloch;
Y
Yusuke Goda 已提交
1376
	}
1377 1378 1379 1380 1381

	ret = mmc_of_parse(mmc);
	if (ret < 0)
		goto eofparse;

Y
Yusuke Goda 已提交
1382 1383 1384
	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->addr	= reg;
1385
	host->timeout	= msecs_to_jiffies(1000);
Y
Yusuke Goda 已提交
1386 1387 1388

	host->pd = pdev;

1389
	spin_lock_init(&host->lock);
Y
Yusuke Goda 已提交
1390 1391

	mmc->ops = &sh_mmcif_ops;
1392 1393
	sh_mmcif_init_ocr(host);

1394
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
1395
	if (pd && pd->caps)
Y
Yusuke Goda 已提交
1396
		mmc->caps |= pd->caps;
1397
	mmc->max_segs = 32;
Y
Yusuke Goda 已提交
1398
	mmc->max_blk_size = 512;
1399 1400
	mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
	mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Y
Yusuke Goda 已提交
1401 1402 1403
	mmc->max_seg_size = mmc->max_req_size;

	platform_set_drvdata(pdev, host);
1404

1405 1406 1407
	pm_runtime_enable(&pdev->dev);
	host->power = false;

1408
	host->hclk = clk_get(&pdev->dev, NULL);
1409 1410
	if (IS_ERR(host->hclk)) {
		ret = PTR_ERR(host->hclk);
1411
		dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
1412 1413
		goto eclkget;
	}
1414 1415 1416
	ret = sh_mmcif_clk_update(host);
	if (ret < 0)
		goto eclkupdate;
1417

1418 1419
	ret = pm_runtime_resume(&pdev->dev);
	if (ret < 0)
1420
		goto eresume;
1421

1422
	INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Y
Yusuke Goda 已提交
1423

1424
	sh_mmcif_sync_reset(host);
1425 1426
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1427 1428
	name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
	ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Y
Yusuke Goda 已提交
1429
	if (ret) {
1430
		dev_err(&pdev->dev, "request_irq error (%s)\n", name);
1431
		goto ereqirq0;
Y
Yusuke Goda 已提交
1432
	}
1433 1434 1435 1436 1437 1438 1439
	if (irq[1] >= 0) {
		ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
					   0, "sh_mmc:int", host);
		if (ret) {
			dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
			goto ereqirq1;
		}
Y
Yusuke Goda 已提交
1440 1441
	}

1442
	if (pd && pd->use_cd_gpio) {
1443
		ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
1444 1445 1446 1447
		if (ret < 0)
			goto erqcd;
	}

1448 1449
	mutex_init(&host->thread_lock);

1450
	clk_disable(host->hclk);
1451 1452
	ret = mmc_add_host(mmc);
	if (ret < 0)
1453
		goto emmcaddh;
Y
Yusuke Goda 已提交
1454

1455 1456
	dev_pm_qos_expose_latency_limit(&pdev->dev, 100);

1457 1458
	dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
	dev_dbg(&pdev->dev, "chip ver H'%04x\n",
1459
		sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Y
Yusuke Goda 已提交
1460 1461
	return ret;

1462
emmcaddh:
1463
erqcd:
1464 1465
	if (irq[1] >= 0)
		free_irq(irq[1], host);
1466
ereqirq1:
1467
	free_irq(irq[0], host);
1468
ereqirq0:
1469
	pm_runtime_suspend(&pdev->dev);
1470
eresume:
Y
Yusuke Goda 已提交
1471
	clk_disable(host->hclk);
1472
eclkupdate:
1473
	clk_put(host->hclk);
1474
eclkget:
1475
	pm_runtime_disable(&pdev->dev);
1476
eofparse:
Y
Yusuke Goda 已提交
1477
	mmc_free_host(mmc);
1478 1479
ealloch:
	iounmap(reg);
Y
Yusuke Goda 已提交
1480 1481 1482
	return ret;
}

B
Bill Pemberton 已提交
1483
static int sh_mmcif_remove(struct platform_device *pdev)
Y
Yusuke Goda 已提交
1484 1485 1486 1487
{
	struct sh_mmcif_host *host = platform_get_drvdata(pdev);
	int irq[2];

1488
	host->dying = true;
1489
	clk_enable(host->hclk);
1490
	pm_runtime_get_sync(&pdev->dev);
Y
Yusuke Goda 已提交
1491

1492 1493
	dev_pm_qos_hide_latency_limit(&pdev->dev);

1494
	mmc_remove_host(host->mmc);
1495 1496
	sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

1497 1498 1499 1500 1501 1502 1503
	/*
	 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
	 * mmc_remove_host() call above. But swapping order doesn't help either
	 * (a query on the linux-mmc mailing list didn't bring any replies).
	 */
	cancel_delayed_work_sync(&host->timeout_work);

Y
Yusuke Goda 已提交
1504 1505 1506
	if (host->addr)
		iounmap(host->addr);

1507 1508
	irq[0] = platform_get_irq(pdev, 0);
	irq[1] = platform_get_irq(pdev, 1);
Y
Yusuke Goda 已提交
1509 1510

	free_irq(irq[0], host);
1511 1512
	if (irq[1] >= 0)
		free_irq(irq[1], host);
Y
Yusuke Goda 已提交
1513

1514
	clk_disable(host->hclk);
Y
Yusuke Goda 已提交
1515
	mmc_free_host(host->mmc);
1516 1517
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
Y
Yusuke Goda 已提交
1518 1519 1520 1521

	return 0;
}

1522 1523 1524
#ifdef CONFIG_PM
static int sh_mmcif_suspend(struct device *dev)
{
1525
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1526 1527
	int ret = mmc_suspend_host(host->mmc);

1528
	if (!ret)
1529 1530 1531 1532 1533 1534 1535
		sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);

	return ret;
}

static int sh_mmcif_resume(struct device *dev)
{
1536
	struct sh_mmcif_host *host = dev_get_drvdata(dev);
1537 1538 1539 1540 1541 1542 1543 1544

	return mmc_resume_host(host->mmc);
}
#else
#define sh_mmcif_suspend	NULL
#define sh_mmcif_resume		NULL
#endif	/* CONFIG_PM */

1545 1546 1547 1548 1549 1550
static const struct of_device_id mmcif_of_match[] = {
	{ .compatible = "renesas,sh-mmcif" },
	{ }
};
MODULE_DEVICE_TABLE(of, mmcif_of_match);

1551 1552 1553 1554 1555
static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
	.suspend = sh_mmcif_suspend,
	.resume = sh_mmcif_resume,
};

Y
Yusuke Goda 已提交
1556 1557 1558 1559 1560
static struct platform_driver sh_mmcif_driver = {
	.probe		= sh_mmcif_probe,
	.remove		= sh_mmcif_remove,
	.driver		= {
		.name	= DRIVER_NAME,
1561
		.pm	= &sh_mmcif_dev_pm_ops,
1562 1563
		.owner	= THIS_MODULE,
		.of_match_table = mmcif_of_match,
Y
Yusuke Goda 已提交
1564 1565 1566
	},
};

1567
module_platform_driver(sh_mmcif_driver);
Y
Yusuke Goda 已提交
1568 1569 1570

MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
MODULE_LICENSE("GPL");
1571
MODULE_ALIAS("platform:" DRIVER_NAME);
Y
Yusuke Goda 已提交
1572
MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");