ep0.c 26.8 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
31
#include <linux/usb/composite.h>
32 33

#include "core.h"
34
#include "debug.h"
35 36 37
#include "gadget.h"
#include "io.h"

38
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
39 40
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
41

42 43 44 45 46
static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
{
	switch (state) {
	case EP0_UNCONNECTED:
		return "Unconnected";
47 48 49 50 51 52
	case EP0_SETUP_PHASE:
		return "Setup Phase";
	case EP0_DATA_PHASE:
		return "Data Phase";
	case EP0_STATUS_PHASE:
		return "Status Phase";
53 54 55 56 57 58
	default:
		return "UNKNOWN";
	}
}

static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
59
		u32 len, u32 type, bool chain)
60 61
{
	struct dwc3_gadget_ep_cmd_params params;
62
	struct dwc3_trb			*trb;
63 64 65 66 67
	struct dwc3_ep			*dep;

	int				ret;

	dep = dwc->eps[epnum];
68
	if (dep->flags & DWC3_EP_BUSY) {
69
		dwc3_trace(trace_dwc3_ep0, "%s still busy", dep->name);
70 71
		return 0;
	}
72

73 74 75 76
	trb = &dwc->ep0_trb[dep->free_slot];

	if (chain)
		dep->free_slot++;
77

78 79 80 81
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
82

83 84
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_ISP_IMI);
85

86 87 88 89 90 91 92 93 94
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;
	else
		trb->ctrl |= (DWC3_TRB_CTRL_IOC
				| DWC3_TRB_CTRL_LST);

	if (chain)
		return 0;

95
	memset(&params, 0, sizeof(params));
96 97
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
98

F
Felipe Balbi 已提交
99 100
	trace_dwc3_prepare_trb(dep, trb);

101 102 103
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_STARTTRANSFER, &params);
	if (ret < 0) {
104 105
		dwc3_trace(trace_dwc3_ep0, "%s STARTTRANSFER failed",
				dep->name);
106 107 108
		return ret;
	}

109
	dep->flags |= DWC3_EP_BUSY;
110
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
111 112
			dep->number);

113 114
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

115 116 117 118 119 120
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
121
	struct dwc3		*dwc = dep->dwc;
122 123 124 125 126 127

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

	list_add_tail(&req->list, &dep->request_list);
128

129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

143 144
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
145 146
			return 0;
		}
147

148 149
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

150 151
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
152 153 154 155 156 157 158 159 160

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
161 162 163
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
164
		dwc->delayed_status = false;
165
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
166 167

		if (dwc->ep0state == EP0_STATUS_PHASE)
168
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
169
		else
170 171
			dwc3_trace(trace_dwc3_ep0,
					"too early for delayed status");
172 173

		return 0;
174 175
	}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

219
	return 0;
220 221 222 223 224 225 226 227 228 229 230 231 232 233
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
234
	if (!dep->endpoint.desc) {
235 236
		dwc3_trace(trace_dwc3_ep0,
				"trying to queue request %p to disabled %s",
237 238 239 240 241 242
				request, dep->name);
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
243
	if (!list_empty(&dep->request_list)) {
244 245 246 247
		ret = -EBUSY;
		goto out;
	}

248 249
	dwc3_trace(trace_dwc3_ep0,
			"queueing request %p to %s length %d state '%s'",
250 251 252 253 254 255 256 257 258 259 260 261 262
			request, dep->name, request->length,
			dwc3_ep0_state_string(dwc->ep0state));

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
263 264 265 266 267
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
268

269
	/* stall is always issued on EP0 */
270
	dep = dwc->eps[0];
271
	__dwc3_gadget_ep_set_halt(dep, 1, false);
272
	dep->flags = DWC3_EP_ENABLED;
273
	dwc->delayed_status = false;
274 275 276 277 278 279 280 281

	if (!list_empty(&dep->request_list)) {
		struct dwc3_request	*req;

		req = next_request(&dep->request_list);
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

282
	dwc->ep0state = EP0_SETUP_PHASE;
283 284 285
	dwc3_ep0_out_start(dwc);
}

286
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
287 288 289 290 291 292 293 294 295
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

296 297 298 299 300 301 302 303 304 305 306 307 308 309
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

310 311 312 313
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
	int				ret;

314
	ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
315
			DWC3_TRBCTL_CONTROL_SETUP, false);
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

336
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
337 338 339 340 341
{
}
/*
 * ch 9.4.5
 */
342 343
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
344 345 346
{
	struct dwc3_ep		*dep;
	u32			recip;
347
	u32			reg;
348 349 350 351 352 353 354
	u16			usb_status = 0;
	__le16			*response_pkt;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
355
		 * LTM will be set once we know how to set this in HW.
356
		 */
357
		usb_status |= dwc->gadget.is_selfpowered;
358 359 360 361 362 363 364 365 366

		if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

367 368 369 370 371 372 373 374 375 376 377 378
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
379
			return -EINVAL;
380 381 382 383 384 385

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
386
	}
387 388 389

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
390 391 392

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
393
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
394
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
395
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
396 397

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
398 399 400 401 402 403 404 405 406
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	u32			recip;
	u32			wValue;
	u32			wIndex;
407
	u32			reg;
408
	int			ret;
409
	enum usb_device_state	state;
410 411 412 413

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	recip = ctrl->bRequestType & USB_RECIP_MASK;
414 415
	state = dwc->gadget.state;

416 417 418
	switch (recip) {
	case USB_RECIP_DEVICE:

419 420 421
		switch (wValue) {
		case USB_DEVICE_REMOTE_WAKEUP:
			break;
422 423 424 425 426
		/*
		 * 9.4.1 says only only for SS, in AddressState only for
		 * default control pipe
		 */
		case USB_DEVICE_U1_ENABLE:
427
			if (state != USB_STATE_CONFIGURED)
428 429 430 431
				return -EINVAL;
			if (dwc->speed != DWC3_DSTS_SUPERSPEED)
				return -EINVAL;

432 433 434 435 436 437
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU1ENA;
			else
				reg &= ~DWC3_DCTL_INITU1ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
438
			break;
439

440
		case USB_DEVICE_U2_ENABLE:
441
			if (state != USB_STATE_CONFIGURED)
442 443 444 445 446 447 448 449 450 451
				return -EINVAL;
			if (dwc->speed != DWC3_DSTS_SUPERSPEED)
				return -EINVAL;

			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU2ENA;
			else
				reg &= ~DWC3_DCTL_INITU2ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
452
			break;
453

454
		case USB_DEVICE_LTM_ENABLE:
455
			return -EINVAL;
456 457 458 459 460 461 462

		case USB_DEVICE_TEST_MODE:
			if ((wIndex & 0xff) != 0)
				return -EINVAL;
			if (!set)
				return -EINVAL;

463 464
			dwc->test_mode_nr = wIndex >> 8;
			dwc->test_mode = true;
465 466 467
			break;
		default:
			return -EINVAL;
468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
		}
		break;

	case USB_RECIP_INTERFACE:
		switch (wValue) {
		case USB_INTRF_FUNC_SUSPEND:
			if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
				/* XXX enable Low power suspend */
				;
			if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
				/* XXX enable remote wakeup */
				;
			break;
		default:
			return -EINVAL;
		}
		break;

	case USB_RECIP_ENDPOINT:
		switch (wValue) {
		case USB_ENDPOINT_HALT:
489
			dep = dwc3_wIndex_to_dep(dwc, wIndex);
490 491
			if (!dep)
				return -EINVAL;
492 493
			if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
				break;
494
			ret = __dwc3_gadget_ep_set_halt(dep, set, true);
495 496 497 498 499 500 501 502 503 504
			if (ret)
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
		break;

	default:
		return -EINVAL;
J
Joe Perches 已提交
505
	}
506 507 508 509 510 511

	return 0;
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
512
	enum usb_device_state state = dwc->gadget.state;
513 514 515 516
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
517
	if (addr > 127) {
518
		dwc3_trace(trace_dwc3_ep0, "invalid device address %d", addr);
519
		return -EINVAL;
520 521
	}

522
	if (state == USB_STATE_CONFIGURED) {
523 524
		dwc3_trace(trace_dwc3_ep0,
				"trying to set address when configured");
525 526
		return -EINVAL;
	}
527

528 529 530 531
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
532

533
	if (addr)
534
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
535
	else
536
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
537

538
	return 0;
539 540 541 542 543 544 545 546 547 548 549 550 551 552
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
553
	enum usb_device_state state = dwc->gadget.state;
554 555
	u32 cfg;
	int ret;
556
	u32 reg;
557

558
	dwc->start_config_issued = false;
559 560
	cfg = le16_to_cpu(ctrl->wValue);

561 562
	switch (state) {
	case USB_STATE_DEFAULT:
563 564
		return -EINVAL;

565
	case USB_STATE_ADDRESS:
566 567
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
568
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
569 570 571 572 573 574 575 576 577 578

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
579

580 581 582 583 584 585 586 587
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);

588
			dwc->resize_fifos = true;
589
			dwc3_trace(trace_dwc3_ep0, "resize FIFOs flag SET");
590
		}
591 592
		break;

593
	case USB_STATE_CONFIGURED:
594
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
595
		if (!cfg && !ret)
596 597
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
598
		break;
599 600
	default:
		ret = -EINVAL;
601
	}
602
	return ret;
603 604
}

605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
		u16	u2sel;
		u16	u2pel;
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
626 627
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
652
	enum usb_device_state state = dwc->gadget.state;
653 654 655
	u16		wLength;
	u16		wValue;

656
	if (state == USB_STATE_DEFAULT)
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
		return -EINVAL;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

	/*
	 * REVISIT It's unclear from Databook what to do with this
	 * value. For now, just cache it.
	 */
	dwc->isoch_delay = wValue;

	return 0;
}

707 708 709 710 711 712
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
713
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_GET_STATUS");
714 715 716
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
717
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_CLEAR_FEATURE");
718 719 720
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
721
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_FEATURE");
722 723 724
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
725
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ADDRESS");
726 727 728
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
729
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_CONFIGURATION");
730 731
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
732
	case USB_REQ_SET_SEL:
733
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_SEL");
734 735
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
736
	case USB_REQ_SET_ISOCH_DELAY:
737
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ISOCH_DELAY");
738 739
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
740 741 742 743
	case USB_REQ_SET_INTERFACE:
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_INTERFACE");
		dwc->start_config_issued = false;
		/* Fall through */
744
	default:
745
		dwc3_trace(trace_dwc3_ep0, "Forwarding to gadget driver");
746 747
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
748
	}
749 750 751 752 753 754 755 756

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
757
	int ret = -EINVAL;
758 759 760
	u32 len;

	if (!dwc->gadget_driver)
761
		goto out;
762

763 764
	trace_dwc3_ctrl_req(ctrl);

765
	len = le16_to_cpu(ctrl->wLength);
766
	if (!len) {
767 768
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
769 770
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
771 772
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
773 774
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
775 776 777 778 779 780

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

781 782 783
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

784 785 786
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
787 788 789 790 791 792 793
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
794
	struct dwc3_trb		*trb;
795
	struct dwc3_ep		*ep0;
796 797 798 799 800
	unsigned		transfer_size = 0;
	unsigned		maxp;
	unsigned		remaining_ur_length;
	void			*buf;
	u32			transferred = 0;
801
	u32			status;
802
	u32			length;
803 804 805
	u8			epnum;

	epnum = event->endpoint_number;
806
	ep0 = dwc->eps[0];
807

808 809
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;

810
	trb = dwc->ep0_trb;
811

F
Felipe Balbi 已提交
812 813
	trace_dwc3_complete_trb(ep0, trb);

F
Felipe Balbi 已提交
814 815 816 817
	r = next_request(&ep0->request_list);
	if (!r)
		return;

818 819
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
820
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
821 822 823 824 825 826 827

		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

828
	ur = &r->request;
829 830
	buf = ur->buf;
	remaining_ur_length = ur->length;
831

832
	length = trb->size & DWC3_TRB_SIZE_MASK;
833

834 835
	maxp = ep0->endpoint.maxpacket;

836
	if (dwc->ep0_bounced) {
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
		/*
		 * Handle the first TRB before handling the bounce buffer if
		 * the request length is greater than the bounce buffer size
		 */
		if (ur->length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(ur->length - maxp, maxp);
			transferred = transfer_size - length;
			buf = (u8 *)buf + transferred;
			ur->actual += transferred;
			remaining_ur_length -= transferred;

			trb++;
			length = trb->size & DWC3_TRB_SIZE_MASK;

			ep0->free_slot = 0;
		}

854 855
		transfer_size = roundup((ur->length - transfer_size),
					maxp);
856

857 858 859
		transferred = min_t(u32, remaining_ur_length,
				    transfer_size - length);
		memcpy(buf, dwc->ep0_bounce, transferred);
860
	} else {
861
		transferred = ur->length - length;
862
	}
863

864 865
	ur->actual += transferred;

866 867 868 869 870
	if ((epnum & 1) && ur->actual < ur->length) {
		/* for some reason we did not get everything out */

		dwc3_ep0_stall_and_restart(dwc);
	} else {
871 872 873 874 875 876 877 878 879 880
		dwc3_gadget_giveback(ep0, r, 0);

		if (IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
				ur->length && ur->zero) {
			int ret;

			dwc->ep0_next_event = DWC3_EP0_COMPLETE;

			ret = dwc3_ep0_start_trans(dwc, epnum,
					dwc->ctrl_req_addr, 0,
881
					DWC3_TRBCTL_CONTROL_DATA, false);
882 883
			WARN_ON(ret < 0);
		}
884 885 886
	}
}

887
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
888 889 890 891
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
892 893
	struct dwc3_trb		*trb;
	u32			status;
894

895
	dep = dwc->eps[0];
896
	trb = dwc->ep0_trb;
897

F
Felipe Balbi 已提交
898 899
	trace_dwc3_complete_trb(dep, trb);

900 901 902 903 904 905
	if (!list_empty(&dep->request_list)) {
		r = next_request(&dep->request_list);

		dwc3_gadget_giveback(dep, r, 0);
	}

906 907 908 909 910
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
911
			dwc3_trace(trace_dwc3_ep0, "Invalid Test #%d",
912 913
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
914
			return;
915 916 917
		}
	}

918 919
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING)
920
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
921

922
	dwc->ep0state = EP0_SETUP_PHASE;
923 924 925 926 927 928
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
929 930 931
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
932
	dep->resource_index = 0;
933
	dwc->setup_packet_pending = false;
934

935
	switch (dwc->ep0state) {
936
	case EP0_SETUP_PHASE:
937
		dwc3_trace(trace_dwc3_ep0, "Setup Phase");
938 939 940
		dwc3_ep0_inspect_setup(dwc, event);
		break;

941
	case EP0_DATA_PHASE:
942
		dwc3_trace(trace_dwc3_ep0, "Data Phase");
943 944 945
		dwc3_ep0_complete_data(dwc, event);
		break;

946
	case EP0_STATUS_PHASE:
947
		dwc3_trace(trace_dwc3_ep0, "Status Phase");
948
		dwc3_ep0_complete_status(dwc, event);
949
		break;
950 951 952 953
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
954

955 956
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
957 958 959
{
	int			ret;

960
	req->direction = !!dep->number;
961 962

	if (req->request.length == 0) {
963
		ret = dwc3_ep0_start_trans(dwc, dep->number,
964
				dwc->ctrl_req_addr, 0,
965
				DWC3_TRBCTL_CONTROL_DATA, false);
966
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
967
			&& (dep->number == 0)) {
968
		u32	transfer_size = 0;
969
		u32	maxpacket;
970

971
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
972
				dep->number);
973
		if (ret) {
974
			dwc3_trace(trace_dwc3_ep0, "failed to map request\n");
975 976
			return;
		}
977

978
		maxpacket = dep->endpoint.maxpacket;
979

980 981 982 983 984 985 986 987
		if (req->request.length > DWC3_EP0_BOUNCE_SIZE) {
			transfer_size = ALIGN(req->request.length - maxpacket,
					      maxpacket);
			ret = dwc3_ep0_start_trans(dwc, dep->number,
						   req->request.dma,
						   transfer_size,
						   DWC3_TRBCTL_CONTROL_DATA,
						   true);
988 989
		}

990 991 992
		transfer_size = roundup((req->request.length - transfer_size),
					maxpacket);

993 994
		dwc->ep0_bounced = true;

995 996
		ret = dwc3_ep0_start_trans(dwc, dep->number,
				dwc->ep0_bounce_addr, transfer_size,
997
				DWC3_TRBCTL_CONTROL_DATA, false);
998
	} else {
999
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1000
				dep->number);
1001
		if (ret) {
1002
			dwc3_trace(trace_dwc3_ep0, "failed to map request\n");
1003 1004
			return;
		}
1005

1006
		ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
1007 1008
				req->request.length, DWC3_TRBCTL_CONTROL_DATA,
				false);
1009 1010 1011
	}

	WARN_ON(ret < 0);
1012 1013
}

1014
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
1015
{
1016
	struct dwc3		*dwc = dep->dwc;
1017
	u32			type;
1018

1019 1020 1021
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

1022
	return dwc3_ep0_start_trans(dwc, dep->number,
1023
			dwc->ctrl_req_addr, 0, type, false);
1024
}
1025

1026
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
1027
{
1028
	if (dwc->resize_fifos) {
1029
		dwc3_trace(trace_dwc3_ep0, "Resizing FIFOs");
1030 1031 1032 1033
		dwc3_gadget_resize_tx_fifos(dwc);
		dwc->resize_fifos = 0;
	}

1034
	WARN_ON(dwc3_ep0_start_control_status(dep));
1035 1036
}

1037 1038 1039 1040 1041 1042 1043 1044
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1063 1064 1065
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
1066 1067
	dwc->setup_packet_pending = true;

1068 1069
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1070
		dwc3_trace(trace_dwc3_ep0, "Control Data");
1071

1072
		/*
1073 1074 1075
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1076
		 *
1077 1078 1079
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1080 1081
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1082 1083
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1084 1085
			dwc3_trace(trace_dwc3_ep0,
					"Wrong direction for Data phase");
1086
			dwc3_ep0_end_control_data(dwc, dep);
1087 1088 1089 1090
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1091
		break;
1092

1093
	case DEPEVT_STATUS_CONTROL_STATUS:
1094 1095 1096
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1097
		dwc3_trace(trace_dwc3_ep0, "Control Status");
1098

1099 1100
		dwc->ep0state = EP0_STATUS_PHASE;

1101 1102
		if (dwc->delayed_status) {
			WARN_ON_ONCE(event->endpoint_number != 1);
1103
			dwc3_trace(trace_dwc3_ep0, "Delayed Status");
1104 1105 1106
			return;
		}

1107
		dwc3_ep0_do_control_status(dwc, event);
1108 1109 1110 1111
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1112
		const struct dwc3_event_depevt *event)
1113 1114 1115
{
	u8			epnum = event->endpoint_number;

1116
	dwc3_trace(trace_dwc3_ep0, "%s while ep%d%s in state '%s'",
1117
			dwc3_ep_event_string(event->endpoint_event),
1118
			epnum >> 1, (epnum & 1) ? "in" : "out",
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
			dwc3_ep0_state_string(dwc->ep0state));

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}