ep0.c 25.8 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 */

#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>
31
#include <linux/usb/composite.h>
32 33

#include "core.h"
34
#include "debug.h"
35 36 37
#include "gadget.h"
#include "io.h"

38
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
39 40
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req);
41

42 43 44 45 46
static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
{
	switch (state) {
	case EP0_UNCONNECTED:
		return "Unconnected";
47 48 49 50 51 52
	case EP0_SETUP_PHASE:
		return "Setup Phase";
	case EP0_DATA_PHASE:
		return "Data Phase";
	case EP0_STATUS_PHASE:
		return "Status Phase";
53 54 55 56 57 58
	default:
		return "UNKNOWN";
	}
}

static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
59
		u32 len, u32 type)
60 61
{
	struct dwc3_gadget_ep_cmd_params params;
62
	struct dwc3_trb			*trb;
63 64 65 66 67
	struct dwc3_ep			*dep;

	int				ret;

	dep = dwc->eps[epnum];
68
	if (dep->flags & DWC3_EP_BUSY) {
69
		dwc3_trace(trace_dwc3_ep0, "%s still busy", dep->name);
70 71
		return 0;
	}
72

73
	trb = dwc->ep0_trb;
74

75 76 77 78
	trb->bpl = lower_32_bits(buf_dma);
	trb->bph = upper_32_bits(buf_dma);
	trb->size = len;
	trb->ctrl = type;
79

80 81 82 83
	trb->ctrl |= (DWC3_TRB_CTRL_HWO
			| DWC3_TRB_CTRL_LST
			| DWC3_TRB_CTRL_IOC
			| DWC3_TRB_CTRL_ISP_IMI);
84 85

	memset(&params, 0, sizeof(params));
86 87
	params.param0 = upper_32_bits(dwc->ep0_trb_addr);
	params.param1 = lower_32_bits(dwc->ep0_trb_addr);
88

F
Felipe Balbi 已提交
89 90
	trace_dwc3_prepare_trb(dep, trb);

91 92 93
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_STARTTRANSFER, &params);
	if (ret < 0) {
94 95
		dwc3_trace(trace_dwc3_ep0, "%s STARTTRANSFER failed",
				dep->name);
96 97 98
		return ret;
	}

99
	dep->flags |= DWC3_EP_BUSY;
100
	dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
101 102
			dep->number);

103 104
	dwc->ep0_next_event = DWC3_EP0_COMPLETE;

105 106 107 108 109 110
	return 0;
}

static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
		struct dwc3_request *req)
{
111
	struct dwc3		*dwc = dep->dwc;
112 113 114 115 116 117

	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->epnum		= dep->number;

	list_add_tail(&req->list, &dep->request_list);
118

119 120 121 122 123 124 125 126 127 128 129 130 131 132
	/*
	 * Gadget driver might not be quick enough to queue a request
	 * before we get a Transfer Not Ready event on this endpoint.
	 *
	 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
	 * flag is set, it's telling us that as soon as Gadget queues the
	 * required request, we should kick the transfer here because the
	 * IRQ we were waiting for is long gone.
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
		unsigned	direction;

		direction = !!(dep->flags & DWC3_EP0_DIR_IN);

133 134
		if (dwc->ep0state != EP0_DATA_PHASE) {
			dev_WARN(dwc->dev, "Unexpected pending request\n");
135 136
			return 0;
		}
137

138 139
		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

140 141
		dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
				DWC3_EP0_DIR_IN);
142 143 144 145 146 147 148 149 150

		return 0;
	}

	/*
	 * In case gadget driver asked us to delay the STATUS phase,
	 * handle it here.
	 */
	if (dwc->delayed_status) {
151 152 153
		unsigned	direction;

		direction = !dwc->ep0_expect_in;
154
		dwc->delayed_status = false;
155
		usb_gadget_set_state(&dwc->gadget, USB_STATE_CONFIGURED);
156 157

		if (dwc->ep0state == EP0_STATUS_PHASE)
158
			__dwc3_ep0_do_control_status(dwc, dwc->eps[direction]);
159
		else
160 161
			dwc3_trace(trace_dwc3_ep0,
					"too early for delayed status");
162 163

		return 0;
164 165
	}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208
	/*
	 * Unfortunately we have uncovered a limitation wrt the Data Phase.
	 *
	 * Section 9.4 says we can wait for the XferNotReady(DATA) event to
	 * come before issueing Start Transfer command, but if we do, we will
	 * miss situations where the host starts another SETUP phase instead of
	 * the DATA phase.  Such cases happen at least on TD.7.6 of the Link
	 * Layer Compliance Suite.
	 *
	 * The problem surfaces due to the fact that in case of back-to-back
	 * SETUP packets there will be no XferNotReady(DATA) generated and we
	 * will be stuck waiting for XferNotReady(DATA) forever.
	 *
	 * By looking at tables 9-13 and 9-14 of the Databook, we can see that
	 * it tells us to start Data Phase right away. It also mentions that if
	 * we receive a SETUP phase instead of the DATA phase, core will issue
	 * XferComplete for the DATA phase, before actually initiating it in
	 * the wire, with the TRB's status set to "SETUP_PENDING". Such status
	 * can only be used to print some debugging logs, as the core expects
	 * us to go through to the STATUS phase and start a CONTROL_STATUS TRB,
	 * just so it completes right away, without transferring anything and,
	 * only then, we can go back to the SETUP phase.
	 *
	 * Because of this scenario, SNPS decided to change the programming
	 * model of control transfers and support on-demand transfers only for
	 * the STATUS phase. To fix the issue we have now, we will always wait
	 * for gadget driver to queue the DATA phase's struct usb_request, then
	 * start it right away.
	 *
	 * If we're actually in a 2-stage transfer, we will wait for
	 * XferNotReady(STATUS).
	 */
	if (dwc->three_stage_setup) {
		unsigned        direction;

		direction = dwc->ep0_expect_in;
		dwc->ep0state = EP0_DATA_PHASE;

		__dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);

		dep->flags &= ~DWC3_EP0_DIR_IN;
	}

209
	return 0;
210 211 212 213 214 215 216 217 218 219 220 221 222 223
}

int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
		gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
224
	if (!dep->endpoint.desc) {
225 226
		dwc3_trace(trace_dwc3_ep0,
				"trying to queue request %p to disabled %s",
227 228 229 230 231 232
				request, dep->name);
		ret = -ESHUTDOWN;
		goto out;
	}

	/* we share one TRB for ep0/1 */
233
	if (!list_empty(&dep->request_list)) {
234 235 236 237
		ret = -EBUSY;
		goto out;
	}

238 239
	dwc3_trace(trace_dwc3_ep0,
			"queueing request %p to %s length %d state '%s'",
240 241 242 243 244 245 246 247 248 249 250 251 252
			request, dep->name, request->length,
			dwc3_ep0_state_string(dwc->ep0state));

	ret = __dwc3_gadget_ep0_queue(dep, req);

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
{
253 254 255 256 257
	struct dwc3_ep		*dep;

	/* reinitialize physical ep1 */
	dep = dwc->eps[1];
	dep->flags = DWC3_EP_ENABLED;
258

259
	/* stall is always issued on EP0 */
260
	dep = dwc->eps[0];
261
	__dwc3_gadget_ep_set_halt(dep, 1, false);
262
	dep->flags = DWC3_EP_ENABLED;
263
	dwc->delayed_status = false;
264 265 266 267 268 269 270 271

	if (!list_empty(&dep->request_list)) {
		struct dwc3_request	*req;

		req = next_request(&dep->request_list);
		dwc3_gadget_giveback(dep, req, -ECONNRESET);
	}

272
	dwc->ep0state = EP0_SETUP_PHASE;
273 274 275
	dwc3_ep0_out_start(dwc);
}

276
int __dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
277 278 279 280 281 282 283 284 285
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	dwc3_ep0_stall_and_restart(dwc);

	return 0;
}

286 287 288 289 290 291 292 293 294 295 296 297 298 299
int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep0_set_halt(ep, value);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

300 301 302 303
void dwc3_ep0_out_start(struct dwc3 *dwc)
{
	int				ret;

304 305
	ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
			DWC3_TRBCTL_CONTROL_SETUP);
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
	WARN_ON(ret < 0);
}

static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
{
	struct dwc3_ep		*dep;
	u32			windex = le16_to_cpu(wIndex_le);
	u32			epnum;

	epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
	if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
		epnum |= 1;

	dep = dwc->eps[epnum];
	if (dep->flags & DWC3_EP_ENABLED)
		return dep;

	return NULL;
}

326
static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
327 328 329 330 331
{
}
/*
 * ch 9.4.5
 */
332 333
static int dwc3_ep0_handle_status(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl)
334 335 336
{
	struct dwc3_ep		*dep;
	u32			recip;
337
	u32			reg;
338 339 340 341 342 343 344
	u16			usb_status = 0;
	__le16			*response_pkt;

	recip = ctrl->bRequestType & USB_RECIP_MASK;
	switch (recip) {
	case USB_RECIP_DEVICE:
		/*
345
		 * LTM will be set once we know how to set this in HW.
346 347
		 */
		usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
348 349 350 351 352 353 354 355 356

		if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (reg & DWC3_DCTL_INITU1ENA)
				usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
			if (reg & DWC3_DCTL_INITU2ENA)
				usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
		}

357 358 359 360 361 362 363 364 365 366 367 368
		break;

	case USB_RECIP_INTERFACE:
		/*
		 * Function Remote Wake Capable	D0
		 * Function Remote Wakeup	D1
		 */
		break;

	case USB_RECIP_ENDPOINT:
		dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
		if (!dep)
369
			return -EINVAL;
370 371 372 373 374 375

		if (dep->flags & DWC3_EP_STALL)
			usb_status = 1 << USB_ENDPOINT_HALT;
		break;
	default:
		return -EINVAL;
J
Joe Perches 已提交
376
	}
377 378 379

	response_pkt = (__le16 *) dwc->setup_buf;
	*response_pkt = cpu_to_le16(usb_status);
380 381 382

	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
383
	dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
384
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
385
	dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
386 387

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
388 389 390 391 392 393 394 395 396
}

static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
		struct usb_ctrlrequest *ctrl, int set)
{
	struct dwc3_ep		*dep;
	u32			recip;
	u32			wValue;
	u32			wIndex;
397
	u32			reg;
398
	int			ret;
399
	enum usb_device_state	state;
400 401 402 403

	wValue = le16_to_cpu(ctrl->wValue);
	wIndex = le16_to_cpu(ctrl->wIndex);
	recip = ctrl->bRequestType & USB_RECIP_MASK;
404 405
	state = dwc->gadget.state;

406 407 408
	switch (recip) {
	case USB_RECIP_DEVICE:

409 410 411
		switch (wValue) {
		case USB_DEVICE_REMOTE_WAKEUP:
			break;
412 413 414 415 416
		/*
		 * 9.4.1 says only only for SS, in AddressState only for
		 * default control pipe
		 */
		case USB_DEVICE_U1_ENABLE:
417
			if (state != USB_STATE_CONFIGURED)
418 419 420 421
				return -EINVAL;
			if (dwc->speed != DWC3_DSTS_SUPERSPEED)
				return -EINVAL;

422 423 424 425 426 427
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU1ENA;
			else
				reg &= ~DWC3_DCTL_INITU1ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
428
			break;
429

430
		case USB_DEVICE_U2_ENABLE:
431
			if (state != USB_STATE_CONFIGURED)
432 433 434 435 436 437 438 439 440 441
				return -EINVAL;
			if (dwc->speed != DWC3_DSTS_SUPERSPEED)
				return -EINVAL;

			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			if (set)
				reg |= DWC3_DCTL_INITU2ENA;
			else
				reg &= ~DWC3_DCTL_INITU2ENA;
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);
442
			break;
443

444
		case USB_DEVICE_LTM_ENABLE:
445
			return -EINVAL;
446 447 448 449 450 451 452

		case USB_DEVICE_TEST_MODE:
			if ((wIndex & 0xff) != 0)
				return -EINVAL;
			if (!set)
				return -EINVAL;

453 454
			dwc->test_mode_nr = wIndex >> 8;
			dwc->test_mode = true;
455 456 457
			break;
		default:
			return -EINVAL;
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
		}
		break;

	case USB_RECIP_INTERFACE:
		switch (wValue) {
		case USB_INTRF_FUNC_SUSPEND:
			if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
				/* XXX enable Low power suspend */
				;
			if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
				/* XXX enable remote wakeup */
				;
			break;
		default:
			return -EINVAL;
		}
		break;

	case USB_RECIP_ENDPOINT:
		switch (wValue) {
		case USB_ENDPOINT_HALT:
479
			dep = dwc3_wIndex_to_dep(dwc, wIndex);
480 481
			if (!dep)
				return -EINVAL;
482 483
			if (set == 0 && (dep->flags & DWC3_EP_WEDGE))
				break;
484
			ret = __dwc3_gadget_ep_set_halt(dep, set, true);
485 486 487 488 489 490 491 492 493 494
			if (ret)
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}
		break;

	default:
		return -EINVAL;
J
Joe Perches 已提交
495
	}
496 497 498 499 500 501

	return 0;
}

static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
502
	enum usb_device_state state = dwc->gadget.state;
503 504 505 506
	u32 addr;
	u32 reg;

	addr = le16_to_cpu(ctrl->wValue);
507
	if (addr > 127) {
508
		dwc3_trace(trace_dwc3_ep0, "invalid device address %d", addr);
509
		return -EINVAL;
510 511
	}

512
	if (state == USB_STATE_CONFIGURED) {
513 514
		dwc3_trace(trace_dwc3_ep0,
				"trying to set address when configured");
515 516
		return -EINVAL;
	}
517

518 519 520 521
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	reg |= DWC3_DCFG_DEVADDR(addr);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
522

523
	if (addr)
524
		usb_gadget_set_state(&dwc->gadget, USB_STATE_ADDRESS);
525
	else
526
		usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
527

528
	return 0;
529 530 531 532 533 534 535 536 537 538 539 540 541 542
}

static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	spin_unlock(&dwc->lock);
	ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
	spin_lock(&dwc->lock);
	return ret;
}

static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
543
	enum usb_device_state state = dwc->gadget.state;
544 545
	u32 cfg;
	int ret;
546
	u32 reg;
547

548
	dwc->start_config_issued = false;
549 550
	cfg = le16_to_cpu(ctrl->wValue);

551 552
	switch (state) {
	case USB_STATE_DEFAULT:
553 554
		return -EINVAL;

555
	case USB_STATE_ADDRESS:
556 557
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		/* if the cfg matches and the cfg is non zero */
558
		if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
559 560 561 562 563 564 565 566 567 568

			/*
			 * only change state if set_config has already
			 * been processed. If gadget driver returns
			 * USB_GADGET_DELAYED_STATUS, we will wait
			 * to change the state on the next usb_ep_queue()
			 */
			if (ret == 0)
				usb_gadget_set_state(&dwc->gadget,
						USB_STATE_CONFIGURED);
569

570 571 572 573 574 575 576 577
			/*
			 * Enable transition to U1/U2 state when
			 * nothing is pending from application.
			 */
			reg = dwc3_readl(dwc->regs, DWC3_DCTL);
			reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
			dwc3_writel(dwc->regs, DWC3_DCTL, reg);

578
			dwc->resize_fifos = true;
579
			dwc3_trace(trace_dwc3_ep0, "resize FIFOs flag SET");
580
		}
581 582
		break;

583
	case USB_STATE_CONFIGURED:
584
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
585
		if (!cfg && !ret)
586 587
			usb_gadget_set_state(&dwc->gadget,
					USB_STATE_ADDRESS);
588
		break;
589 590
	default:
		ret = -EINVAL;
591
	}
592
	return ret;
593 594
}

595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
{
	struct dwc3_ep	*dep = to_dwc3_ep(ep);
	struct dwc3	*dwc = dep->dwc;

	u32		param = 0;
	u32		reg;

	struct timing {
		u8	u1sel;
		u8	u1pel;
		u16	u2sel;
		u16	u2pel;
	} __packed timing;

	int		ret;

	memcpy(&timing, req->buf, sizeof(timing));

	dwc->u1sel = timing.u1sel;
	dwc->u1pel = timing.u1pel;
616 617
	dwc->u2sel = le16_to_cpu(timing.u2sel);
	dwc->u2pel = le16_to_cpu(timing.u2pel);
618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	if (reg & DWC3_DCTL_INITU2ENA)
		param = dwc->u2pel;
	if (reg & DWC3_DCTL_INITU1ENA)
		param = dwc->u1pel;

	/*
	 * According to Synopsys Databook, if parameter is
	 * greater than 125, a value of zero should be
	 * programmed in the register.
	 */
	if (param > 125)
		param = 0;

	/* now that we have the time, issue DGCMD Set Sel */
	ret = dwc3_send_gadget_generic_command(dwc,
			DWC3_DGCMD_SET_PERIODIC_PAR, param);
	WARN_ON(ret < 0);
}

static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	struct dwc3_ep	*dep;
642
	enum usb_device_state state = dwc->gadget.state;
643 644 645
	u16		wLength;
	u16		wValue;

646
	if (state == USB_STATE_DEFAULT)
647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
		return -EINVAL;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);

	if (wLength != 6) {
		dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
				wLength);
		return -EINVAL;
	}

	/*
	 * To handle Set SEL we need to receive 6 bytes from Host. So let's
	 * queue a usb_request for 6 bytes.
	 *
	 * Remember, though, this controller can't handle non-wMaxPacketSize
	 * aligned transfers on the OUT direction, so we queue a request for
	 * wMaxPacketSize instead.
	 */
	dep = dwc->eps[0];
	dwc->ep0_usb_req.dep = dep;
	dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
	dwc->ep0_usb_req.request.buf = dwc->setup_buf;
	dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;

	return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
}

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	u16		wLength;
	u16		wValue;
	u16		wIndex;

	wValue = le16_to_cpu(ctrl->wValue);
	wLength = le16_to_cpu(ctrl->wLength);
	wIndex = le16_to_cpu(ctrl->wIndex);

	if (wIndex || wLength)
		return -EINVAL;

	/*
	 * REVISIT It's unclear from Databook what to do with this
	 * value. For now, just cache it.
	 */
	dwc->isoch_delay = wValue;

	return 0;
}

697 698 699 700 701 702
static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
{
	int ret;

	switch (ctrl->bRequest) {
	case USB_REQ_GET_STATUS:
703
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_GET_STATUS");
704 705 706
		ret = dwc3_ep0_handle_status(dwc, ctrl);
		break;
	case USB_REQ_CLEAR_FEATURE:
707
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_CLEAR_FEATURE");
708 709 710
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
		break;
	case USB_REQ_SET_FEATURE:
711
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_FEATURE");
712 713 714
		ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
		break;
	case USB_REQ_SET_ADDRESS:
715
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ADDRESS");
716 717 718
		ret = dwc3_ep0_set_address(dwc, ctrl);
		break;
	case USB_REQ_SET_CONFIGURATION:
719
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_CONFIGURATION");
720 721
		ret = dwc3_ep0_set_config(dwc, ctrl);
		break;
722
	case USB_REQ_SET_SEL:
723
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_SEL");
724 725
		ret = dwc3_ep0_set_sel(dwc, ctrl);
		break;
726
	case USB_REQ_SET_ISOCH_DELAY:
727
		dwc3_trace(trace_dwc3_ep0, "USB_REQ_SET_ISOCH_DELAY");
728 729
		ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
		break;
730
	default:
731
		dwc3_trace(trace_dwc3_ep0, "Forwarding to gadget driver");
732 733
		ret = dwc3_ep0_delegate_req(dwc, ctrl);
		break;
J
Joe Perches 已提交
734
	}
735 736 737 738 739 740 741 742

	return ret;
}

static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
743
	int ret = -EINVAL;
744 745 746
	u32 len;

	if (!dwc->gadget_driver)
747
		goto out;
748

749 750
	trace_dwc3_ctrl_req(ctrl);

751
	len = le16_to_cpu(ctrl->wLength);
752
	if (!len) {
753 754
		dwc->three_stage_setup = false;
		dwc->ep0_expect_in = false;
755 756
		dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
	} else {
757 758
		dwc->three_stage_setup = true;
		dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
759 760
		dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
	}
761 762 763 764 765 766

	if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
		ret = dwc3_ep0_std_request(dwc, ctrl);
	else
		ret = dwc3_ep0_delegate_req(dwc, ctrl);

767 768 769
	if (ret == USB_GADGET_DELAYED_STATUS)
		dwc->delayed_status = true;

770 771 772
out:
	if (ret < 0)
		dwc3_ep0_stall_and_restart(dwc);
773 774 775 776 777 778 779
}

static void dwc3_ep0_complete_data(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r = NULL;
	struct usb_request	*ur;
780
	struct dwc3_trb		*trb;
781
	struct dwc3_ep		*ep0;
782
	u32			transferred;
783
	u32			status;
784
	u32			length;
785 786 787
	u8			epnum;

	epnum = event->endpoint_number;
788
	ep0 = dwc->eps[0];
789

790 791
	dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;

792
	trb = dwc->ep0_trb;
793

F
Felipe Balbi 已提交
794 795
	trace_dwc3_complete_trb(ep0, trb);

F
Felipe Balbi 已提交
796 797 798 799
	r = next_request(&ep0->request_list);
	if (!r)
		return;

800 801
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING) {
802
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
803 804 805 806 807 808 809

		if (r)
			dwc3_gadget_giveback(ep0, r, -ECONNRESET);

		return;
	}

810 811
	ur = &r->request;

812
	length = trb->size & DWC3_TRB_SIZE_MASK;
813

814
	if (dwc->ep0_bounced) {
815 816 817 818
		unsigned transfer_size = ur->length;
		unsigned maxp = ep0->endpoint.maxpacket;

		transfer_size += (maxp - (transfer_size % maxp));
819
		transferred = min_t(u32, ur->length,
820
				transfer_size - length);
821 822
		memcpy(ur->buf, dwc->ep0_bounce, transferred);
	} else {
823
		transferred = ur->length - length;
824
	}
825

826 827
	ur->actual += transferred;

828 829 830 831 832
	if ((epnum & 1) && ur->actual < ur->length) {
		/* for some reason we did not get everything out */

		dwc3_ep0_stall_and_restart(dwc);
	} else {
833 834 835 836 837 838 839 840 841 842 843 844 845
		dwc3_gadget_giveback(ep0, r, 0);

		if (IS_ALIGNED(ur->length, ep0->endpoint.maxpacket) &&
				ur->length && ur->zero) {
			int ret;

			dwc->ep0_next_event = DWC3_EP0_COMPLETE;

			ret = dwc3_ep0_start_trans(dwc, epnum,
					dwc->ctrl_req_addr, 0,
					DWC3_TRBCTL_CONTROL_DATA);
			WARN_ON(ret < 0);
		}
846 847 848
	}
}

849
static void dwc3_ep0_complete_status(struct dwc3 *dwc,
850 851 852 853
		const struct dwc3_event_depevt *event)
{
	struct dwc3_request	*r;
	struct dwc3_ep		*dep;
854 855
	struct dwc3_trb		*trb;
	u32			status;
856

857
	dep = dwc->eps[0];
858
	trb = dwc->ep0_trb;
859

F
Felipe Balbi 已提交
860 861
	trace_dwc3_complete_trb(dep, trb);

862 863 864 865 866 867
	if (!list_empty(&dep->request_list)) {
		r = next_request(&dep->request_list);

		dwc3_gadget_giveback(dep, r, 0);
	}

868 869 870 871 872
	if (dwc->test_mode) {
		int ret;

		ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
		if (ret < 0) {
873
			dwc3_trace(trace_dwc3_ep0, "Invalid Test #%d",
874 875
					dwc->test_mode_nr);
			dwc3_ep0_stall_and_restart(dwc);
876
			return;
877 878 879
		}
	}

880 881
	status = DWC3_TRB_SIZE_TRBSTS(trb->size);
	if (status == DWC3_TRBSTS_SETUP_PENDING)
882
		dwc3_trace(trace_dwc3_ep0, "Setup Pending received");
883

884
	dwc->ep0state = EP0_SETUP_PHASE;
885 886 887 888 889 890
	dwc3_ep0_out_start(dwc);
}

static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
			const struct dwc3_event_depevt *event)
{
891 892 893
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	dep->flags &= ~DWC3_EP_BUSY;
894
	dep->resource_index = 0;
895
	dwc->setup_packet_pending = false;
896

897
	switch (dwc->ep0state) {
898
	case EP0_SETUP_PHASE:
899
		dwc3_trace(trace_dwc3_ep0, "Setup Phase");
900 901 902
		dwc3_ep0_inspect_setup(dwc, event);
		break;

903
	case EP0_DATA_PHASE:
904
		dwc3_trace(trace_dwc3_ep0, "Data Phase");
905 906 907
		dwc3_ep0_complete_data(dwc, event);
		break;

908
	case EP0_STATUS_PHASE:
909
		dwc3_trace(trace_dwc3_ep0, "Status Phase");
910
		dwc3_ep0_complete_status(dwc, event);
911
		break;
912 913 914 915
	default:
		WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
	}
}
916

917 918
static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
		struct dwc3_ep *dep, struct dwc3_request *req)
919 920 921
{
	int			ret;

922
	req->direction = !!dep->number;
923 924

	if (req->request.length == 0) {
925
		ret = dwc3_ep0_start_trans(dwc, dep->number,
926 927
				dwc->ctrl_req_addr, 0,
				DWC3_TRBCTL_CONTROL_DATA);
928
	} else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
929
			&& (dep->number == 0)) {
930 931
		u32	transfer_size;
		u32	maxpacket;
932

933
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
934
				dep->number);
935 936 937 938
		if (ret) {
			dev_dbg(dwc->dev, "failed to map request\n");
			return;
		}
939

940
		WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
941

942 943
		maxpacket = dep->endpoint.maxpacket;
		transfer_size = roundup(req->request.length, maxpacket);
944

945 946 947
		dwc->ep0_bounced = true;

		/*
948 949 950
		 * REVISIT in case request length is bigger than
		 * DWC3_EP0_BOUNCE_SIZE we will need two chained
		 * TRBs to handle the transfer.
951
		 */
952 953
		ret = dwc3_ep0_start_trans(dwc, dep->number,
				dwc->ep0_bounce_addr, transfer_size,
954 955
				DWC3_TRBCTL_CONTROL_DATA);
	} else {
956
		ret = usb_gadget_map_request(&dwc->gadget, &req->request,
957
				dep->number);
958 959 960 961
		if (ret) {
			dev_dbg(dwc->dev, "failed to map request\n");
			return;
		}
962

963 964
		ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
				req->request.length, DWC3_TRBCTL_CONTROL_DATA);
965 966 967
	}

	WARN_ON(ret < 0);
968 969
}

970
static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
971
{
972
	struct dwc3		*dwc = dep->dwc;
973
	u32			type;
974

975 976 977
	type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
		: DWC3_TRBCTL_CONTROL_STATUS2;

978
	return dwc3_ep0_start_trans(dwc, dep->number,
979
			dwc->ctrl_req_addr, 0, type);
980
}
981

982
static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
983
{
984
	if (dwc->resize_fifos) {
985
		dwc3_trace(trace_dwc3_ep0, "Resizing FIFOs");
986 987 988 989
		dwc3_gadget_resize_tx_fifos(dwc);
		dwc->resize_fifos = 0;
	}

990
	WARN_ON(dwc3_ep0_start_control_status(dep));
991 992
}

993 994 995 996 997 998 999 1000
static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep = dwc->eps[event->endpoint_number];

	__dwc3_ep0_do_control_status(dwc, dep);
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
static void dwc3_ep0_end_control_data(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;
	int			ret;

	if (!dep->resource_index)
		return;

	cmd = DWC3_DEPCMD_ENDTRANSFER;
	cmd |= DWC3_DEPCMD_CMDIOC;
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
	memset(&params, 0, sizeof(params));
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	WARN_ON_ONCE(ret);
	dep->resource_index = 0;
}

1019 1020 1021
static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
1022 1023
	dwc->setup_packet_pending = true;

1024 1025
	switch (event->status) {
	case DEPEVT_STATUS_CONTROL_DATA:
1026
		dwc3_trace(trace_dwc3_ep0, "Control Data");
1027

1028
		/*
1029 1030 1031
		 * We already have a DATA transfer in the controller's cache,
		 * if we receive a XferNotReady(DATA) we will ignore it, unless
		 * it's for the wrong direction.
1032
		 *
1033 1034 1035
		 * In that case, we must issue END_TRANSFER command to the Data
		 * Phase we already have started and issue SetStall on the
		 * control endpoint.
1036 1037
		 */
		if (dwc->ep0_expect_in != event->endpoint_number) {
1038 1039
			struct dwc3_ep	*dep = dwc->eps[dwc->ep0_expect_in];

1040 1041
			dwc3_trace(trace_dwc3_ep0,
					"Wrong direction for Data phase");
1042
			dwc3_ep0_end_control_data(dwc, dep);
1043 1044 1045 1046
			dwc3_ep0_stall_and_restart(dwc);
			return;
		}

1047
		break;
1048

1049
	case DEPEVT_STATUS_CONTROL_STATUS:
1050 1051 1052
		if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS)
			return;

1053
		dwc3_trace(trace_dwc3_ep0, "Control Status");
1054

1055 1056
		dwc->ep0state = EP0_STATUS_PHASE;

1057 1058
		if (dwc->delayed_status) {
			WARN_ON_ONCE(event->endpoint_number != 1);
1059
			dwc3_trace(trace_dwc3_ep0, "Delayed Status");
1060 1061 1062
			return;
		}

1063
		dwc3_ep0_do_control_status(dwc, event);
1064 1065 1066 1067
	}
}

void dwc3_ep0_interrupt(struct dwc3 *dwc,
F
Felipe Balbi 已提交
1068
		const struct dwc3_event_depevt *event)
1069 1070 1071
{
	u8			epnum = event->endpoint_number;

1072
	dwc3_trace(trace_dwc3_ep0, "%s while ep%d%s in state '%s'",
1073
			dwc3_ep_event_string(event->endpoint_event),
1074
			epnum >> 1, (epnum & 1) ? "in" : "out",
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
			dwc3_ep0_state_string(dwc->ep0state));

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
		dwc3_ep0_xfer_complete(dwc, event);
		break;

	case DWC3_DEPEVT_XFERNOTREADY:
		dwc3_ep0_xfernotready(dwc, event);
		break;

	case DWC3_DEPEVT_XFERINPROGRESS:
	case DWC3_DEPEVT_RXTXFIFOEVT:
	case DWC3_DEPEVT_STREAMEVT:
	case DWC3_DEPEVT_EPCMDCMPLT:
		break;
	}
}