gpio-nomadik.c 31.4 KB
Newer Older
1 2 3 4 5 6
/*
 * Generic GPIO driver for logic cells found in the Nomadik SoC
 *
 * Copyright (C) 2008,2009 STMicroelectronics
 * Copyright (C) 2009 Alessandro Rubini <rubini@unipv.it>
 *   Rewritten based on work by Prafulla WADASKAR <prafulla.wadaskar@st.com>
7
 * Copyright (C) 2011 Linus Walleij <linus.walleij@linaro.org>
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
17
#include <linux/platform_device.h>
18
#include <linux/io.h>
19 20
#include <linux/clk.h>
#include <linux/err.h>
21 22 23 24
#include <linux/gpio.h>
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
25
#include <linux/irqdomain.h>
26
#include <linux/slab.h>
27

28 29
#include <asm/mach/irq.h>

30
#include <plat/pincfg.h>
31
#include <plat/gpio-nomadik.h>
32 33 34 35

/*
 * The GPIO module in the Nomadik family of Systems-on-Chip is an
 * AMBA device, managing 32 pins and alternate functions.  The logic block
36
 * is currently used in the Nomadik and ux500.
37 38 39 40
 *
 * Symbols in this file are called "nmk_gpio" for "nomadik gpio"
 */

41 42
#define NMK_GPIO_PER_CHIP	32

43 44
struct nmk_gpio_chip {
	struct gpio_chip chip;
45
	struct irq_domain *domain;
46
	void __iomem *addr;
47
	struct clk *clk;
48
	unsigned int bank;
49
	unsigned int parent_irq;
50
	int secondary_parent_irq;
51
	u32 (*get_secondary_status)(unsigned int bank);
52
	void (*set_ioforce)(bool enable);
53
	spinlock_t lock;
54
	bool sleepmode;
55 56 57
	/* Keep track of configured edges */
	u32 edge_rising;
	u32 edge_falling;
58 59 60
	u32 real_wake;
	u32 rwimsc;
	u32 fwimsc;
R
Rabin Vincent 已提交
61 62
	u32 rimsc;
	u32 fimsc;
63
	u32 pull_up;
64
	u32 lowemi;
65 66
};

67 68 69 70 71 72 73
static struct nmk_gpio_chip *
nmk_gpio_chips[DIV_ROUND_UP(ARCH_NR_GPIOS, NMK_GPIO_PER_CHIP)];

static DEFINE_SPINLOCK(nmk_gpio_slpm_lock);

#define NUM_BANKS ARRAY_SIZE(nmk_gpio_chips)

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
static void __nmk_gpio_set_mode(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, int gpio_mode)
{
	u32 bit = 1 << offset;
	u32 afunc, bfunc;

	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & ~bit;
	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & ~bit;
	if (gpio_mode & NMK_GPIO_ALT_A)
		afunc |= bit;
	if (gpio_mode & NMK_GPIO_ALT_B)
		bfunc |= bit;
	writel(afunc, nmk_chip->addr + NMK_GPIO_AFSLA);
	writel(bfunc, nmk_chip->addr + NMK_GPIO_AFSLB);
}

90 91 92 93 94 95 96 97 98 99 100 101 102 103
static void __nmk_gpio_set_slpm(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, enum nmk_gpio_slpm mode)
{
	u32 bit = 1 << offset;
	u32 slpm;

	slpm = readl(nmk_chip->addr + NMK_GPIO_SLPC);
	if (mode == NMK_GPIO_SLPM_NOCHANGE)
		slpm |= bit;
	else
		slpm &= ~bit;
	writel(slpm, nmk_chip->addr + NMK_GPIO_SLPC);
}

104 105 106 107 108 109 110
static void __nmk_gpio_set_pull(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, enum nmk_gpio_pull pull)
{
	u32 bit = 1 << offset;
	u32 pdis;

	pdis = readl(nmk_chip->addr + NMK_GPIO_PDIS);
111
	if (pull == NMK_GPIO_PULL_NONE) {
112
		pdis |= bit;
113 114
		nmk_chip->pull_up &= ~bit;
	} else {
115
		pdis &= ~bit;
116 117
	}

118 119
	writel(pdis, nmk_chip->addr + NMK_GPIO_PDIS);

120 121
	if (pull == NMK_GPIO_PULL_UP) {
		nmk_chip->pull_up |= bit;
122
		writel(bit, nmk_chip->addr + NMK_GPIO_DATS);
123 124
	} else if (pull == NMK_GPIO_PULL_DOWN) {
		nmk_chip->pull_up &= ~bit;
125
		writel(bit, nmk_chip->addr + NMK_GPIO_DATC);
126
	}
127 128
}

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
static void __nmk_gpio_set_lowemi(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset, bool lowemi)
{
	u32 bit = BIT(offset);
	bool enabled = nmk_chip->lowemi & bit;

	if (lowemi == enabled)
		return;

	if (lowemi)
		nmk_chip->lowemi |= bit;
	else
		nmk_chip->lowemi &= ~bit;

	writel_relaxed(nmk_chip->lowemi,
		       nmk_chip->addr + NMK_GPIO_LOWEMI);
}

147 148 149 150 151 152
static void __nmk_gpio_make_input(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset)
{
	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
}

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
static void __nmk_gpio_set_output(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset, int val)
{
	if (val)
		writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATS);
	else
		writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATC);
}

static void __nmk_gpio_make_output(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset, int val)
{
	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRS);
	__nmk_gpio_set_output(nmk_chip, offset, val);
}

169 170 171 172
static void __nmk_gpio_set_mode_safe(struct nmk_gpio_chip *nmk_chip,
				     unsigned offset, int gpio_mode,
				     bool glitch)
{
R
Rabin Vincent 已提交
173 174
	u32 rwimsc = nmk_chip->rwimsc;
	u32 fwimsc = nmk_chip->fwimsc;
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195

	if (glitch && nmk_chip->set_ioforce) {
		u32 bit = BIT(offset);

		/* Prevent spurious wakeups */
		writel(rwimsc & ~bit, nmk_chip->addr + NMK_GPIO_RWIMSC);
		writel(fwimsc & ~bit, nmk_chip->addr + NMK_GPIO_FWIMSC);

		nmk_chip->set_ioforce(true);
	}

	__nmk_gpio_set_mode(nmk_chip, offset, gpio_mode);

	if (glitch && nmk_chip->set_ioforce) {
		nmk_chip->set_ioforce(false);

		writel(rwimsc, nmk_chip->addr + NMK_GPIO_RWIMSC);
		writel(fwimsc, nmk_chip->addr + NMK_GPIO_FWIMSC);
	}
}

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
static void
nmk_gpio_disable_lazy_irq(struct nmk_gpio_chip *nmk_chip, unsigned offset)
{
	u32 falling = nmk_chip->fimsc & BIT(offset);
	u32 rising = nmk_chip->rimsc & BIT(offset);
	int gpio = nmk_chip->chip.base + offset;
	int irq = NOMADIK_GPIO_TO_IRQ(gpio);
	struct irq_data *d = irq_get_irq_data(irq);

	if (!rising && !falling)
		return;

	if (!d || !irqd_irq_disabled(d))
		return;

	if (rising) {
		nmk_chip->rimsc &= ~BIT(offset);
		writel_relaxed(nmk_chip->rimsc,
			       nmk_chip->addr + NMK_GPIO_RIMSC);
	}

	if (falling) {
		nmk_chip->fimsc &= ~BIT(offset);
		writel_relaxed(nmk_chip->fimsc,
			       nmk_chip->addr + NMK_GPIO_FIMSC);
	}

	dev_dbg(nmk_chip->chip.dev, "%d: clearing interrupt mask\n", gpio);
}

226
static void __nmk_config_pin(struct nmk_gpio_chip *nmk_chip, unsigned offset,
227
			     pin_cfg_t cfg, bool sleep, unsigned int *slpmregs)
228 229 230 231 232 233 234 235 236 237 238 239 240 241
{
	static const char *afnames[] = {
		[NMK_GPIO_ALT_GPIO]	= "GPIO",
		[NMK_GPIO_ALT_A]	= "A",
		[NMK_GPIO_ALT_B]	= "B",
		[NMK_GPIO_ALT_C]	= "C"
	};
	static const char *pullnames[] = {
		[NMK_GPIO_PULL_NONE]	= "none",
		[NMK_GPIO_PULL_UP]	= "up",
		[NMK_GPIO_PULL_DOWN]	= "down",
		[3] /* illegal */	= "??"
	};
	static const char *slpmnames[] = {
242 243
		[NMK_GPIO_SLPM_INPUT]		= "input/wakeup",
		[NMK_GPIO_SLPM_NOCHANGE]	= "no-change/no-wakeup",
244 245 246 247 248 249
	};

	int pin = PIN_NUM(cfg);
	int pull = PIN_PULL(cfg);
	int af = PIN_ALT(cfg);
	int slpm = PIN_SLPM(cfg);
250 251
	int output = PIN_DIR(cfg);
	int val = PIN_VAL(cfg);
252
	bool glitch = af == NMK_GPIO_ALT_C;
253

254 255
	dev_dbg(nmk_chip->chip.dev, "pin %d [%#lx]: af %s, pull %s, slpm %s (%s%s)\n",
		pin, cfg, afnames[af], pullnames[pull], slpmnames[slpm],
256 257 258
		output ? "output " : "input",
		output ? (val ? "high" : "low") : "");

259 260 261 262 263
	if (sleep) {
		int slpm_pull = PIN_SLPM_PULL(cfg);
		int slpm_output = PIN_SLPM_DIR(cfg);
		int slpm_val = PIN_SLPM_VAL(cfg);

264 265
		af = NMK_GPIO_ALT_GPIO;

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
		/*
		 * The SLPM_* values are normal values + 1 to allow zero to
		 * mean "same as normal".
		 */
		if (slpm_pull)
			pull = slpm_pull - 1;
		if (slpm_output)
			output = slpm_output - 1;
		if (slpm_val)
			val = slpm_val - 1;

		dev_dbg(nmk_chip->chip.dev, "pin %d: sleep pull %s, dir %s, val %s\n",
			pin,
			slpm_pull ? pullnames[pull] : "same",
			slpm_output ? (output ? "output" : "input") : "same",
			slpm_val ? (val ? "high" : "low") : "same");
	}

284 285 286 287 288 289
	if (output)
		__nmk_gpio_make_output(nmk_chip, offset, val);
	else {
		__nmk_gpio_make_input(nmk_chip, offset);
		__nmk_gpio_set_pull(nmk_chip, offset, pull);
	}
290

291 292
	__nmk_gpio_set_lowemi(nmk_chip, offset, PIN_LOWEMI(cfg));

293 294 295 296 297 298 299 300 301
	/*
	 * If the pin is switching to altfunc, and there was an interrupt
	 * installed on it which has been lazy disabled, actually mask the
	 * interrupt to prevent spurious interrupts that would occur while the
	 * pin is under control of the peripheral.  Only SKE does this.
	 */
	if (af != NMK_GPIO_ALT_GPIO)
		nmk_gpio_disable_lazy_irq(nmk_chip, offset);

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
	/*
	 * If we've backed up the SLPM registers (glitch workaround), modify
	 * the backups since they will be restored.
	 */
	if (slpmregs) {
		if (slpm == NMK_GPIO_SLPM_NOCHANGE)
			slpmregs[nmk_chip->bank] |= BIT(offset);
		else
			slpmregs[nmk_chip->bank] &= ~BIT(offset);
	} else
		__nmk_gpio_set_slpm(nmk_chip, offset, slpm);

	__nmk_gpio_set_mode_safe(nmk_chip, offset, af, glitch);
}

/*
 * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
 *  - Save SLPM registers
 *  - Set SLPM=0 for the IOs you want to switch and others to 1
 *  - Configure the GPIO registers for the IOs that are being switched
 *  - Set IOFORCE=1
 *  - Modify the AFLSA/B registers for the IOs that are being switched
 *  - Set IOFORCE=0
 *  - Restore SLPM registers
 *  - Any spurious wake up event during switch sequence to be ignored and
 *    cleared
 */
static void nmk_gpio_glitch_slpm_init(unsigned int *slpm)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
		unsigned int temp = slpm[i];

		if (!chip)
			break;

340 341
		clk_enable(chip->clk);

342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
		slpm[i] = readl(chip->addr + NMK_GPIO_SLPC);
		writel(temp, chip->addr + NMK_GPIO_SLPC);
	}
}

static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

		writel(slpm[i], chip->addr + NMK_GPIO_SLPC);
358 359

		clk_disable(chip->clk);
360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
	}
}

static int __nmk_config_pins(pin_cfg_t *cfgs, int num, bool sleep)
{
	static unsigned int slpm[NUM_BANKS];
	unsigned long flags;
	bool glitch = false;
	int ret = 0;
	int i;

	for (i = 0; i < num; i++) {
		if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C) {
			glitch = true;
			break;
		}
	}

	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);

	if (glitch) {
		memset(slpm, 0xff, sizeof(slpm));

		for (i = 0; i < num; i++) {
			int pin = PIN_NUM(cfgs[i]);
			int offset = pin % NMK_GPIO_PER_CHIP;

			if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C)
				slpm[pin / NMK_GPIO_PER_CHIP] &= ~BIT(offset);
		}

		nmk_gpio_glitch_slpm_init(slpm);
	}

	for (i = 0; i < num; i++) {
		struct nmk_gpio_chip *nmk_chip;
		int pin = PIN_NUM(cfgs[i]);

398
		nmk_chip = nmk_gpio_chips[pin / NMK_GPIO_PER_CHIP];
399 400 401 402 403
		if (!nmk_chip) {
			ret = -EINVAL;
			break;
		}

404
		clk_enable(nmk_chip->clk);
405
		spin_lock(&nmk_chip->lock);
406
		__nmk_config_pin(nmk_chip, pin % NMK_GPIO_PER_CHIP,
407 408
				 cfgs[i], sleep, glitch ? slpm : NULL);
		spin_unlock(&nmk_chip->lock);
409
		clk_disable(nmk_chip->clk);
410 411 412 413 414 415 416 417
	}

	if (glitch)
		nmk_gpio_glitch_slpm_restore(slpm);

	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);

	return ret;
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
}

/**
 * nmk_config_pin - configure a pin's mux attributes
 * @cfg: pin confguration
 *
 * Configures a pin's mode (alternate function or GPIO), its pull up status,
 * and its sleep mode based on the specified configuration.  The @cfg is
 * usually one of the SoC specific macros defined in mach/<soc>-pins.h.  These
 * are constructed using, and can be further enhanced with, the macros in
 * plat/pincfg.h.
 *
 * If a pin's mode is set to GPIO, it is configured as an input to avoid
 * side-effects.  The gpio can be manipulated later using standard GPIO API
 * calls.
 */
434
int nmk_config_pin(pin_cfg_t cfg, bool sleep)
435
{
436
	return __nmk_config_pins(&cfg, 1, sleep);
437 438 439 440 441 442 443 444 445 446 447 448 449
}
EXPORT_SYMBOL(nmk_config_pin);

/**
 * nmk_config_pins - configure several pins at once
 * @cfgs: array of pin configurations
 * @num: number of elments in the array
 *
 * Configures several pins using nmk_config_pin().  Refer to that function for
 * further information.
 */
int nmk_config_pins(pin_cfg_t *cfgs, int num)
{
450
	return __nmk_config_pins(cfgs, num, false);
451 452 453
}
EXPORT_SYMBOL(nmk_config_pins);

454 455
int nmk_config_pins_sleep(pin_cfg_t *cfgs, int num)
{
456
	return __nmk_config_pins(cfgs, num, true);
457 458 459
}
EXPORT_SYMBOL(nmk_config_pins_sleep);

460 461 462 463 464
/**
 * nmk_gpio_set_slpm() - configure the sleep mode of a pin
 * @gpio: pin number
 * @mode: NMK_GPIO_SLPM_INPUT or NMK_GPIO_SLPM_NOCHANGE,
 *
465 466 467 468 469 470 471
 * This register is actually in the pinmux layer, not the GPIO block itself.
 * The GPIO1B_SLPM register defines the GPIO mode when SLEEP/DEEP-SLEEP
 * mode is entered (i.e. when signal IOFORCE is HIGH by the platform code).
 * Each GPIO can be configured to be forced into GPIO mode when IOFORCE is
 * HIGH, overriding the normal setting defined by GPIO_AFSELx registers.
 * When IOFORCE returns LOW (by software, after SLEEP/DEEP-SLEEP exit),
 * the GPIOs return to the normal setting defined by GPIO_AFSELx registers.
472
 *
473 474 475 476 477 478 479 480 481 482 483
 * If @mode is NMK_GPIO_SLPM_INPUT, the corresponding GPIO is switched to GPIO
 * mode when signal IOFORCE is HIGH (i.e. when SLEEP/DEEP-SLEEP mode is
 * entered) regardless of the altfunction selected. Also wake-up detection is
 * ENABLED.
 *
 * If @mode is NMK_GPIO_SLPM_NOCHANGE, the corresponding GPIO remains
 * controlled by NMK_GPIO_DATC, NMK_GPIO_DATS, NMK_GPIO_DIR, NMK_GPIO_PDIS
 * (for altfunction GPIO) or respective on-chip peripherals (for other
 * altfuncs) when IOFORCE is HIGH. Also wake-up detection DISABLED.
 *
 * Note that enable_irq_wake() will automatically enable wakeup detection.
484 485 486 487 488 489
 */
int nmk_gpio_set_slpm(int gpio, enum nmk_gpio_slpm mode)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

490
	nmk_chip = nmk_gpio_chips[gpio / NMK_GPIO_PER_CHIP];
491 492 493
	if (!nmk_chip)
		return -EINVAL;

494
	clk_enable(nmk_chip->clk);
495 496 497
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

498
	__nmk_gpio_set_slpm(nmk_chip, gpio % NMK_GPIO_PER_CHIP, mode);
499 500 501

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
502
	clk_disable(nmk_chip->clk);
503 504 505 506

	return 0;
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
/**
 * nmk_gpio_set_pull() - enable/disable pull up/down on a gpio
 * @gpio: pin number
 * @pull: one of NMK_GPIO_PULL_DOWN, NMK_GPIO_PULL_UP, and NMK_GPIO_PULL_NONE
 *
 * Enables/disables pull up/down on a specified pin.  This only takes effect if
 * the pin is configured as an input (either explicitly or by the alternate
 * function).
 *
 * NOTE: If enabling the pull up/down, the caller must ensure that the GPIO is
 * configured as an input.  Otherwise, due to the way the controller registers
 * work, this function will change the value output on the pin.
 */
int nmk_gpio_set_pull(int gpio, enum nmk_gpio_pull pull)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

525
	nmk_chip = nmk_gpio_chips[gpio / NMK_GPIO_PER_CHIP];
526 527 528
	if (!nmk_chip)
		return -EINVAL;

529
	clk_enable(nmk_chip->clk);
530
	spin_lock_irqsave(&nmk_chip->lock, flags);
531
	__nmk_gpio_set_pull(nmk_chip, gpio % NMK_GPIO_PER_CHIP, pull);
532
	spin_unlock_irqrestore(&nmk_chip->lock, flags);
533
	clk_disable(nmk_chip->clk);
534 535 536 537

	return 0;
}

538
/* Mode functions */
539 540 541 542 543 544 545 546 547
/**
 * nmk_gpio_set_mode() - set the mux mode of a gpio pin
 * @gpio: pin number
 * @gpio_mode: one of NMK_GPIO_ALT_GPIO, NMK_GPIO_ALT_A,
 *	       NMK_GPIO_ALT_B, and NMK_GPIO_ALT_C
 *
 * Sets the mode of the specified pin to one of the alternate functions or
 * plain GPIO.
 */
548 549 550 551 552
int nmk_gpio_set_mode(int gpio, int gpio_mode)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

553
	nmk_chip = nmk_gpio_chips[gpio / NMK_GPIO_PER_CHIP];
554 555 556
	if (!nmk_chip)
		return -EINVAL;

557
	clk_enable(nmk_chip->clk);
558
	spin_lock_irqsave(&nmk_chip->lock, flags);
559
	__nmk_gpio_set_mode(nmk_chip, gpio % NMK_GPIO_PER_CHIP, gpio_mode);
560
	spin_unlock_irqrestore(&nmk_chip->lock, flags);
561
	clk_disable(nmk_chip->clk);
562 563 564 565 566 567 568 569 570 571

	return 0;
}
EXPORT_SYMBOL(nmk_gpio_set_mode);

int nmk_gpio_get_mode(int gpio)
{
	struct nmk_gpio_chip *nmk_chip;
	u32 afunc, bfunc, bit;

572
	nmk_chip = nmk_gpio_chips[gpio / NMK_GPIO_PER_CHIP];
573 574 575
	if (!nmk_chip)
		return -EINVAL;

576
	bit = 1 << (gpio % NMK_GPIO_PER_CHIP);
577

578 579
	clk_enable(nmk_chip->clk);

580 581 582
	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & bit;
	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & bit;

583 584
	clk_disable(nmk_chip->clk);

585 586 587 588 589 590 591 592
	return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0);
}
EXPORT_SYMBOL(nmk_gpio_get_mode);


/* IRQ functions */
static inline int nmk_gpio_get_bitmask(int gpio)
{
593
	return 1 << (gpio % NMK_GPIO_PER_CHIP);
594 595
}

596
static void nmk_gpio_irq_ack(struct irq_data *d)
597 598 599
{
	struct nmk_gpio_chip *nmk_chip;

600
	nmk_chip = irq_data_get_irq_chip_data(d);
601 602
	if (!nmk_chip)
		return;
603 604

	clk_enable(nmk_chip->clk);
605
	writel(nmk_gpio_get_bitmask(d->hwirq), nmk_chip->addr + NMK_GPIO_IC);
606
	clk_disable(nmk_chip->clk);
607 608
}

609 610 611 612 613
enum nmk_gpio_irq_type {
	NORMAL,
	WAKE,
};

614
static void __nmk_gpio_irq_modify(struct nmk_gpio_chip *nmk_chip,
615 616
				  int gpio, enum nmk_gpio_irq_type which,
				  bool enable)
617
{
618
	u32 bitmask = nmk_gpio_get_bitmask(gpio);
R
Rabin Vincent 已提交
619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
	u32 *rimscval;
	u32 *fimscval;
	u32 rimscreg;
	u32 fimscreg;

	if (which == NORMAL) {
		rimscreg = NMK_GPIO_RIMSC;
		fimscreg = NMK_GPIO_FIMSC;
		rimscval = &nmk_chip->rimsc;
		fimscval = &nmk_chip->fimsc;
	} else  {
		rimscreg = NMK_GPIO_RWIMSC;
		fimscreg = NMK_GPIO_FWIMSC;
		rimscval = &nmk_chip->rwimsc;
		fimscval = &nmk_chip->fwimsc;
	}
635

636
	/* we must individually set/clear the two edges */
637
	if (nmk_chip->edge_rising & bitmask) {
638
		if (enable)
R
Rabin Vincent 已提交
639
			*rimscval |= bitmask;
640
		else
R
Rabin Vincent 已提交
641 642
			*rimscval &= ~bitmask;
		writel(*rimscval, nmk_chip->addr + rimscreg);
643 644
	}
	if (nmk_chip->edge_falling & bitmask) {
645
		if (enable)
R
Rabin Vincent 已提交
646
			*fimscval |= bitmask;
647
		else
R
Rabin Vincent 已提交
648 649
			*fimscval &= ~bitmask;
		writel(*fimscval, nmk_chip->addr + fimscreg);
650
	}
651
}
652

653 654 655
static void __nmk_gpio_set_wake(struct nmk_gpio_chip *nmk_chip,
				int gpio, bool on)
{
656 657 658 659 660 661
	/*
	 * Ensure WAKEUP_ENABLE is on.  No need to disable it if wakeup is
	 * disabled, since setting SLPM to 1 increases power consumption, and
	 * wakeup is anyhow controlled by the RIMSC and FIMSC registers.
	 */
	if (nmk_chip->sleepmode && on) {
662
		__nmk_gpio_set_slpm(nmk_chip, gpio % nmk_chip->chip.base,
663
				    NMK_GPIO_SLPM_WAKEUP_ENABLE);
664 665
	}

666 667 668 669
	__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, on);
}

static int nmk_gpio_irq_maskunmask(struct irq_data *d, bool enable)
670 671 672
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
673
	u32 bitmask;
674

675
	nmk_chip = irq_data_get_irq_chip_data(d);
676
	bitmask = nmk_gpio_get_bitmask(d->hwirq);
677
	if (!nmk_chip)
678
		return -EINVAL;
679

680
	clk_enable(nmk_chip->clk);
681 682 683
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

684
	__nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, enable);
685 686

	if (!(nmk_chip->real_wake & bitmask))
687
		__nmk_gpio_set_wake(nmk_chip, d->hwirq, enable);
688 689 690

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
691
	clk_disable(nmk_chip->clk);
692 693

	return 0;
694 695
}

696
static void nmk_gpio_irq_mask(struct irq_data *d)
697
{
698
	nmk_gpio_irq_maskunmask(d, false);
699
}
700

701
static void nmk_gpio_irq_unmask(struct irq_data *d)
702
{
703
	nmk_gpio_irq_maskunmask(d, true);
704 705
}

706
static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
707
{
708 709
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
710
	u32 bitmask;
711

712
	nmk_chip = irq_data_get_irq_chip_data(d);
713 714
	if (!nmk_chip)
		return -EINVAL;
715
	bitmask = nmk_gpio_get_bitmask(d->hwirq);
716

717
	clk_enable(nmk_chip->clk);
718 719 720
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

721
	if (irqd_irq_disabled(d))
722
		__nmk_gpio_set_wake(nmk_chip, d->hwirq, on);
723 724 725 726 727

	if (on)
		nmk_chip->real_wake |= bitmask;
	else
		nmk_chip->real_wake &= ~bitmask;
728 729 730

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
731
	clk_disable(nmk_chip->clk);
732 733

	return 0;
734 735
}

736
static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
737
{
738
	bool enabled = !irqd_irq_disabled(d);
739
	bool wake = irqd_is_wakeup_set(d);
740 741 742 743
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
	u32 bitmask;

744
	nmk_chip = irq_data_get_irq_chip_data(d);
745
	bitmask = nmk_gpio_get_bitmask(d->hwirq);
746 747 748 749 750 751 752
	if (!nmk_chip)
		return -EINVAL;
	if (type & IRQ_TYPE_LEVEL_HIGH)
		return -EINVAL;
	if (type & IRQ_TYPE_LEVEL_LOW)
		return -EINVAL;

753
	clk_enable(nmk_chip->clk);
754 755
	spin_lock_irqsave(&nmk_chip->lock, flags);

756
	if (enabled)
757
		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, false);
758

759
	if (enabled || wake)
760
		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, WAKE, false);
761

762 763 764 765 766 767 768 769
	nmk_chip->edge_rising &= ~bitmask;
	if (type & IRQ_TYPE_EDGE_RISING)
		nmk_chip->edge_rising |= bitmask;

	nmk_chip->edge_falling &= ~bitmask;
	if (type & IRQ_TYPE_EDGE_FALLING)
		nmk_chip->edge_falling |= bitmask;

770
	if (enabled)
771
		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, NORMAL, true);
772

773
	if (enabled || wake)
774
		__nmk_gpio_irq_modify(nmk_chip, d->hwirq, WAKE, true);
775

776
	spin_unlock_irqrestore(&nmk_chip->lock, flags);
777
	clk_disable(nmk_chip->clk);
778 779 780 781

	return 0;
}

782 783 784
static unsigned int nmk_gpio_irq_startup(struct irq_data *d)
{
	struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d);
785

786 787
	clk_enable(nmk_chip->clk);
	nmk_gpio_irq_unmask(d);
788 789 790
	return 0;
}

791 792 793 794 795 796 797 798
static void nmk_gpio_irq_shutdown(struct irq_data *d)
{
	struct nmk_gpio_chip *nmk_chip = irq_data_get_irq_chip_data(d);

	nmk_gpio_irq_mask(d);
	clk_disable(nmk_chip->clk);
}

799 800
static struct irq_chip nmk_gpio_irq_chip = {
	.name		= "Nomadik-GPIO",
801 802 803 804 805
	.irq_ack	= nmk_gpio_irq_ack,
	.irq_mask	= nmk_gpio_irq_mask,
	.irq_unmask	= nmk_gpio_irq_unmask,
	.irq_set_type	= nmk_gpio_irq_set_type,
	.irq_set_wake	= nmk_gpio_irq_set_wake,
806 807
	.irq_startup	= nmk_gpio_irq_startup,
	.irq_shutdown	= nmk_gpio_irq_shutdown,
808 809
};

810 811
static void __nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc,
				   u32 status)
812 813
{
	struct nmk_gpio_chip *nmk_chip;
T
Thomas Gleixner 已提交
814
	struct irq_chip *host_chip = irq_get_chip(irq);
815 816
	unsigned int first_irq;

817
	chained_irq_enter(host_chip, desc);
818

T
Thomas Gleixner 已提交
819
	nmk_chip = irq_get_handler_data(irq);
820
	first_irq = nmk_chip->domain->revmap_data.legacy.first_irq;
821 822 823 824 825
	while (status) {
		int bit = __ffs(status);

		generic_handle_irq(first_irq + bit);
		status &= ~BIT(bit);
826
	}
827

828
	chained_irq_exit(host_chip, desc);
829 830
}

831 832
static void nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
{
T
Thomas Gleixner 已提交
833
	struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
834 835 836 837 838
	u32 status;

	clk_enable(nmk_chip->clk);
	status = readl(nmk_chip->addr + NMK_GPIO_IS);
	clk_disable(nmk_chip->clk);
839 840 841 842 843 844 845

	__nmk_gpio_irq_handler(irq, desc, status);
}

static void nmk_gpio_secondary_irq_handler(unsigned int irq,
					   struct irq_desc *desc)
{
T
Thomas Gleixner 已提交
846
	struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
847 848 849 850 851
	u32 status = nmk_chip->get_secondary_status(nmk_chip->bank);

	__nmk_gpio_irq_handler(irq, desc, status);
}

852 853
static int nmk_gpio_init_irq(struct nmk_gpio_chip *nmk_chip)
{
T
Thomas Gleixner 已提交
854 855
	irq_set_chained_handler(nmk_chip->parent_irq, nmk_gpio_irq_handler);
	irq_set_handler_data(nmk_chip->parent_irq, nmk_chip);
856 857

	if (nmk_chip->secondary_parent_irq >= 0) {
T
Thomas Gleixner 已提交
858
		irq_set_chained_handler(nmk_chip->secondary_parent_irq,
859
					nmk_gpio_secondary_irq_handler);
T
Thomas Gleixner 已提交
860
		irq_set_handler_data(nmk_chip->secondary_parent_irq, nmk_chip);
861 862
	}

863 864 865 866 867 868 869 870 871
	return 0;
}

/* I/O Functions */
static int nmk_gpio_make_input(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

872 873
	clk_enable(nmk_chip->clk);

874
	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
875 876 877

	clk_disable(nmk_chip->clk);

878 879 880 881 882 883 884 885
	return 0;
}

static int nmk_gpio_get_input(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);
	u32 bit = 1 << offset;
886 887 888
	int value;

	clk_enable(nmk_chip->clk);
889

890
	value = (readl(nmk_chip->addr + NMK_GPIO_DAT) & bit) != 0;
891

892 893 894
	clk_disable(nmk_chip->clk);

	return value;
895 896 897 898 899 900 901 902
}

static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
				int val)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

903 904
	clk_enable(nmk_chip->clk);

905
	__nmk_gpio_set_output(nmk_chip, offset, val);
906 907

	clk_disable(nmk_chip->clk);
908 909
}

910 911 912 913 914 915
static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
				int val)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

916 917
	clk_enable(nmk_chip->clk);

918
	__nmk_gpio_make_output(nmk_chip, offset, val);
919

920 921
	clk_disable(nmk_chip->clk);

922 923 924
	return 0;
}

925 926 927 928 929
static int nmk_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

930
	return irq_find_mapping(nmk_chip->domain, offset);
931 932
}

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
#ifdef CONFIG_DEBUG_FS

#include <linux/seq_file.h>

static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
{
	int mode;
	unsigned		i;
	unsigned		gpio = chip->base;
	int			is_out;
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);
	const char *modes[] = {
		[NMK_GPIO_ALT_GPIO]	= "gpio",
		[NMK_GPIO_ALT_A]	= "altA",
		[NMK_GPIO_ALT_B]	= "altB",
		[NMK_GPIO_ALT_C]	= "altC",
	};

952 953
	clk_enable(nmk_chip->clk);

954 955 956 957 958 959 960 961 962
	for (i = 0; i < chip->ngpio; i++, gpio++) {
		const char *label = gpiochip_is_requested(chip, i);
		bool pull;
		u32 bit = 1 << i;

		is_out = readl(nmk_chip->addr + NMK_GPIO_DIR) & bit;
		pull = !(readl(nmk_chip->addr + NMK_GPIO_PDIS) & bit);
		mode = nmk_gpio_get_mode(gpio);
		seq_printf(s, " gpio-%-3d (%-20.20s) %s %s %s %s",
963
			gpio, label ?: "(none)",
964 965 966 967 968 969
			is_out ? "out" : "in ",
			chip->get
				? (chip->get(chip, i) ? "hi" : "lo")
				: "?  ",
			(mode < 0) ? "unknown" : modes[mode],
			pull ? "pull" : "none");
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995

		if (label && !is_out) {
			int		irq = gpio_to_irq(gpio);
			struct irq_desc	*desc = irq_to_desc(irq);

			/* This races with request_irq(), set_irq_type(),
			 * and set_irq_wake() ... but those are "rare".
			 */
			if (irq >= 0 && desc->action) {
				char *trigger;
				u32 bitmask = nmk_gpio_get_bitmask(gpio);

				if (nmk_chip->edge_rising & bitmask)
					trigger = "edge-rising";
				else if (nmk_chip->edge_falling & bitmask)
					trigger = "edge-falling";
				else
					trigger = "edge-undefined";

				seq_printf(s, " irq-%d %s%s",
					irq, trigger,
					irqd_is_wakeup_set(&desc->irq_data)
						? " wakeup" : "");
			}
		}

996 997
		seq_printf(s, "\n");
	}
998 999

	clk_disable(nmk_chip->clk);
1000 1001 1002 1003 1004 1005
}

#else
#define nmk_gpio_dbg_show	NULL
#endif

1006 1007 1008 1009 1010 1011
/* This structure is replicated for each GPIO block allocated at probe time */
static struct gpio_chip nmk_gpio_template = {
	.direction_input	= nmk_gpio_make_input,
	.get			= nmk_gpio_get_input,
	.direction_output	= nmk_gpio_make_output,
	.set			= nmk_gpio_set_output,
1012
	.to_irq			= nmk_gpio_to_irq,
1013
	.dbg_show		= nmk_gpio_dbg_show,
1014 1015 1016
	.can_sleep		= 0,
};

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
void nmk_gpio_clocks_enable(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			continue;

		clk_enable(chip->clk);
	}
}

void nmk_gpio_clocks_disable(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			continue;

		clk_disable(chip->clk);
	}
}

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
/*
 * Called from the suspend/resume path to only keep the real wakeup interrupts
 * (those that have had set_irq_wake() called on them) as wakeup interrupts,
 * and not the rest of the interrupts which we needed to have as wakeups for
 * cpuidle.
 *
 * PM ops are not used since this needs to be done at the end, after all the
 * other drivers are done with their suspend callbacks.
 */
void nmk_gpio_wakeups_suspend(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

1064 1065
		clk_enable(chip->clk);

1066 1067 1068 1069 1070
		writel(chip->rwimsc & chip->real_wake,
		       chip->addr + NMK_GPIO_RWIMSC);
		writel(chip->fwimsc & chip->real_wake,
		       chip->addr + NMK_GPIO_FWIMSC);

1071
		clk_disable(chip->clk);
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	}
}

void nmk_gpio_wakeups_resume(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

1085 1086
		clk_enable(chip->clk);

1087 1088 1089
		writel(chip->rwimsc, chip->addr + NMK_GPIO_RWIMSC);
		writel(chip->fwimsc, chip->addr + NMK_GPIO_FWIMSC);

1090
		clk_disable(chip->clk);
1091 1092 1093
	}
}

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
/*
 * Read the pull up/pull down status.
 * A bit set in 'pull_up' means that pull up
 * is selected if pull is enabled in PDIS register.
 * Note: only pull up/down set via this driver can
 * be detected due to HW limitations.
 */
void nmk_gpio_read_pull(int gpio_bank, u32 *pull_up)
{
	if (gpio_bank < NUM_BANKS) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[gpio_bank];

		if (!chip)
			return;

		*pull_up = chip->pull_up;
	}
}

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
int nmk_gpio_irq_map(struct irq_domain *d, unsigned int irq,
			  irq_hw_number_t hwirq)
{
	struct nmk_gpio_chip *nmk_chip = d->host_data;

	if (!nmk_chip)
		return -EINVAL;

	irq_set_chip_and_handler(irq, &nmk_gpio_irq_chip, handle_edge_irq);
	set_irq_flags(irq, IRQF_VALID);
	irq_set_chip_data(irq, nmk_chip);
	irq_set_irq_type(irq, IRQ_TYPE_EDGE_FALLING);

	return 0;
}

const struct irq_domain_ops nmk_gpio_irq_simple_ops = {
	.map = nmk_gpio_irq_map,
	.xlate = irq_domain_xlate_twocell,
};

1134
static int __devinit nmk_gpio_probe(struct platform_device *dev)
1135
{
1136
	struct nmk_gpio_platform_data *pdata = dev->dev.platform_data;
1137
	struct device_node *np = dev->dev.of_node;
1138 1139
	struct nmk_gpio_chip *nmk_chip;
	struct gpio_chip *chip;
1140
	struct resource *res;
1141
	struct clk *clk;
1142
	int secondary_irq;
1143
	void __iomem *base;
1144
	int irq;
1145 1146
	int ret;

1147 1148
	if (!pdata && !np) {
		dev_err(&dev->dev, "No platform data or device tree found\n");
1149
		return -ENODEV;
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	}

	if (np) {
		pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
		if (!pdata)
			return -ENOMEM;

		if (of_get_property(np, "supports-sleepmode", NULL))
			pdata->supports_sleepmode = true;

		if (of_property_read_u32(np, "gpio-bank", &dev->id)) {
			dev_err(&dev->dev, "gpio-bank property not found\n");
			ret = -EINVAL;
1163
			goto out;
1164 1165 1166 1167 1168
		}

		pdata->first_gpio = dev->id * NMK_GPIO_PER_CHIP;
		pdata->num_gpio   = NMK_GPIO_PER_CHIP;
	}
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
	if (!res) {
		ret = -ENOENT;
		goto out;
	}

	irq = platform_get_irq(dev, 0);
	if (irq < 0) {
		ret = irq;
		goto out;
	}

1182 1183 1184 1185 1186 1187
	secondary_irq = platform_get_irq(dev, 1);
	if (secondary_irq >= 0 && !pdata->get_secondary_status) {
		ret = -EINVAL;
		goto out;
	}

1188 1189 1190 1191 1192
	if (request_mem_region(res->start, resource_size(res),
			       dev_name(&dev->dev)) == NULL) {
		ret = -EBUSY;
		goto out;
	}
1193

1194 1195 1196 1197 1198 1199
	base = ioremap(res->start, resource_size(res));
	if (!base) {
		ret = -ENOMEM;
		goto out_release;
	}

1200 1201 1202
	clk = clk_get(&dev->dev, NULL);
	if (IS_ERR(clk)) {
		ret = PTR_ERR(clk);
1203
		goto out_unmap;
1204 1205
	}

1206 1207 1208
	nmk_chip = kzalloc(sizeof(*nmk_chip), GFP_KERNEL);
	if (!nmk_chip) {
		ret = -ENOMEM;
1209
		goto out_clk;
1210
	}
1211

1212 1213 1214 1215
	/*
	 * The virt address in nmk_chip->addr is in the nomadik register space,
	 * so we can simply convert the resource address, without remapping
	 */
1216
	nmk_chip->bank = dev->id;
1217
	nmk_chip->clk = clk;
1218
	nmk_chip->addr = base;
1219
	nmk_chip->chip = nmk_gpio_template;
1220
	nmk_chip->parent_irq = irq;
1221 1222
	nmk_chip->secondary_parent_irq = secondary_irq;
	nmk_chip->get_secondary_status = pdata->get_secondary_status;
1223
	nmk_chip->set_ioforce = pdata->set_ioforce;
1224
	nmk_chip->sleepmode = pdata->supports_sleepmode;
1225
	spin_lock_init(&nmk_chip->lock);
1226 1227 1228

	chip = &nmk_chip->chip;
	chip->base = pdata->first_gpio;
1229
	chip->ngpio = pdata->num_gpio;
1230
	chip->label = pdata->name ?: dev_name(&dev->dev);
1231 1232 1233
	chip->dev = &dev->dev;
	chip->owner = THIS_MODULE;

1234 1235 1236 1237
	clk_enable(nmk_chip->clk);
	nmk_chip->lowemi = readl_relaxed(nmk_chip->addr + NMK_GPIO_LOWEMI);
	clk_disable(nmk_chip->clk);

1238 1239
	chip->of_node = np;

1240 1241 1242 1243
	ret = gpiochip_add(&nmk_chip->chip);
	if (ret)
		goto out_free;

1244 1245 1246
	BUG_ON(nmk_chip->bank >= ARRAY_SIZE(nmk_gpio_chips));

	nmk_gpio_chips[nmk_chip->bank] = nmk_chip;
1247

1248
	platform_set_drvdata(dev, nmk_chip);
1249

1250 1251 1252 1253 1254 1255 1256 1257 1258
	nmk_chip->domain = irq_domain_add_legacy(np, NMK_GPIO_PER_CHIP,
						NOMADIK_GPIO_TO_IRQ(pdata->first_gpio),
						0, &nmk_gpio_irq_simple_ops, nmk_chip);
	if (!nmk_chip->domain) {
		pr_err("%s: Failed to create irqdomain\n", np->full_name);
		ret = -ENOSYS;
		goto out_free;
	}

1259 1260
	nmk_gpio_init_irq(nmk_chip);

1261 1262
	dev_info(&dev->dev, "at address %p\n", nmk_chip->addr);

1263 1264
	return 0;

1265
out_free:
1266
	kfree(nmk_chip);
1267 1268 1269
out_clk:
	clk_disable(clk);
	clk_put(clk);
1270 1271
out_unmap:
	iounmap(base);
1272 1273 1274
out_release:
	release_mem_region(res->start, resource_size(res));
out:
1275 1276
	dev_err(&dev->dev, "Failure %i for GPIO %i-%i\n", ret,
		  pdata->first_gpio, pdata->first_gpio+31);
1277 1278 1279
	if (np)
		kfree(pdata);

1280 1281 1282
	return ret;
}

1283 1284 1285 1286 1287
static const struct of_device_id nmk_gpio_match[] = {
	{ .compatible = "st,nomadik-gpio", },
	{}
};

1288 1289
static struct platform_driver nmk_gpio_driver = {
	.driver = {
1290 1291
		.owner = THIS_MODULE,
		.name = "gpio",
1292
		.of_match_table = nmk_gpio_match,
1293
	},
1294 1295 1296 1297 1298
	.probe = nmk_gpio_probe,
};

static int __init nmk_gpio_init(void)
{
1299
	return platform_driver_register(&nmk_gpio_driver);
1300 1301
}

1302
core_initcall(nmk_gpio_init);
1303 1304 1305 1306

MODULE_AUTHOR("Prafulla WADASKAR and Alessandro Rubini");
MODULE_DESCRIPTION("Nomadik GPIO Driver");
MODULE_LICENSE("GPL");