gpio-nomadik.c 26.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Generic GPIO driver for logic cells found in the Nomadik SoC
 *
 * Copyright (C) 2008,2009 STMicroelectronics
 * Copyright (C) 2009 Alessandro Rubini <rubini@unipv.it>
 *   Rewritten based on work by Prafulla WADASKAR <prafulla.wadaskar@st.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/device.h>
16
#include <linux/platform_device.h>
17
#include <linux/io.h>
18 19
#include <linux/clk.h>
#include <linux/err.h>
20 21 22 23
#include <linux/gpio.h>
#include <linux/spinlock.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
24
#include <linux/slab.h>
25

26 27
#include <asm/mach/irq.h>

28
#include <plat/pincfg.h>
29 30 31 32 33 34
#include <mach/hardware.h>
#include <mach/gpio.h>

/*
 * The GPIO module in the Nomadik family of Systems-on-Chip is an
 * AMBA device, managing 32 pins and alternate functions.  The logic block
35
 * is currently used in the Nomadik and ux500.
36 37 38 39
 *
 * Symbols in this file are called "nmk_gpio" for "nomadik gpio"
 */

40 41
#define NMK_GPIO_PER_CHIP	32

42 43 44
struct nmk_gpio_chip {
	struct gpio_chip chip;
	void __iomem *addr;
45
	struct clk *clk;
46
	unsigned int bank;
47
	unsigned int parent_irq;
48
	int secondary_parent_irq;
49
	u32 (*get_secondary_status)(unsigned int bank);
50
	void (*set_ioforce)(bool enable);
51
	spinlock_t lock;
52 53 54
	/* Keep track of configured edges */
	u32 edge_rising;
	u32 edge_falling;
55 56 57 58
	u32 real_wake;
	u32 rwimsc;
	u32 fwimsc;
	u32 slpm;
59
	u32 enabled;
60
	u32 pull_up;
61 62
};

63 64 65 66 67 68 69
static struct nmk_gpio_chip *
nmk_gpio_chips[DIV_ROUND_UP(ARCH_NR_GPIOS, NMK_GPIO_PER_CHIP)];

static DEFINE_SPINLOCK(nmk_gpio_slpm_lock);

#define NUM_BANKS ARRAY_SIZE(nmk_gpio_chips)

70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
static void __nmk_gpio_set_mode(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, int gpio_mode)
{
	u32 bit = 1 << offset;
	u32 afunc, bfunc;

	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & ~bit;
	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & ~bit;
	if (gpio_mode & NMK_GPIO_ALT_A)
		afunc |= bit;
	if (gpio_mode & NMK_GPIO_ALT_B)
		bfunc |= bit;
	writel(afunc, nmk_chip->addr + NMK_GPIO_AFSLA);
	writel(bfunc, nmk_chip->addr + NMK_GPIO_AFSLB);
}

86 87 88 89 90 91 92 93 94 95 96 97 98 99
static void __nmk_gpio_set_slpm(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, enum nmk_gpio_slpm mode)
{
	u32 bit = 1 << offset;
	u32 slpm;

	slpm = readl(nmk_chip->addr + NMK_GPIO_SLPC);
	if (mode == NMK_GPIO_SLPM_NOCHANGE)
		slpm |= bit;
	else
		slpm &= ~bit;
	writel(slpm, nmk_chip->addr + NMK_GPIO_SLPC);
}

100 101 102 103 104 105 106
static void __nmk_gpio_set_pull(struct nmk_gpio_chip *nmk_chip,
				unsigned offset, enum nmk_gpio_pull pull)
{
	u32 bit = 1 << offset;
	u32 pdis;

	pdis = readl(nmk_chip->addr + NMK_GPIO_PDIS);
107
	if (pull == NMK_GPIO_PULL_NONE) {
108
		pdis |= bit;
109 110
		nmk_chip->pull_up &= ~bit;
	} else {
111
		pdis &= ~bit;
112 113
	}

114 115
	writel(pdis, nmk_chip->addr + NMK_GPIO_PDIS);

116 117
	if (pull == NMK_GPIO_PULL_UP) {
		nmk_chip->pull_up |= bit;
118
		writel(bit, nmk_chip->addr + NMK_GPIO_DATS);
119 120
	} else if (pull == NMK_GPIO_PULL_DOWN) {
		nmk_chip->pull_up &= ~bit;
121
		writel(bit, nmk_chip->addr + NMK_GPIO_DATC);
122
	}
123 124
}

125 126 127 128 129 130
static void __nmk_gpio_make_input(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset)
{
	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
}

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
static void __nmk_gpio_set_output(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset, int val)
{
	if (val)
		writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATS);
	else
		writel(1 << offset, nmk_chip->addr + NMK_GPIO_DATC);
}

static void __nmk_gpio_make_output(struct nmk_gpio_chip *nmk_chip,
				  unsigned offset, int val)
{
	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRS);
	__nmk_gpio_set_output(nmk_chip, offset, val);
}

147 148 149 150
static void __nmk_gpio_set_mode_safe(struct nmk_gpio_chip *nmk_chip,
				     unsigned offset, int gpio_mode,
				     bool glitch)
{
151 152
	u32 rwimsc = readl(nmk_chip->addr + NMK_GPIO_RWIMSC);
	u32 fwimsc = readl(nmk_chip->addr + NMK_GPIO_FWIMSC);
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

	if (glitch && nmk_chip->set_ioforce) {
		u32 bit = BIT(offset);

		/* Prevent spurious wakeups */
		writel(rwimsc & ~bit, nmk_chip->addr + NMK_GPIO_RWIMSC);
		writel(fwimsc & ~bit, nmk_chip->addr + NMK_GPIO_FWIMSC);

		nmk_chip->set_ioforce(true);
	}

	__nmk_gpio_set_mode(nmk_chip, offset, gpio_mode);

	if (glitch && nmk_chip->set_ioforce) {
		nmk_chip->set_ioforce(false);

		writel(rwimsc, nmk_chip->addr + NMK_GPIO_RWIMSC);
		writel(fwimsc, nmk_chip->addr + NMK_GPIO_FWIMSC);
	}
}

174
static void __nmk_config_pin(struct nmk_gpio_chip *nmk_chip, unsigned offset,
175
			     pin_cfg_t cfg, bool sleep, unsigned int *slpmregs)
176 177 178 179 180 181 182 183 184 185 186 187 188 189
{
	static const char *afnames[] = {
		[NMK_GPIO_ALT_GPIO]	= "GPIO",
		[NMK_GPIO_ALT_A]	= "A",
		[NMK_GPIO_ALT_B]	= "B",
		[NMK_GPIO_ALT_C]	= "C"
	};
	static const char *pullnames[] = {
		[NMK_GPIO_PULL_NONE]	= "none",
		[NMK_GPIO_PULL_UP]	= "up",
		[NMK_GPIO_PULL_DOWN]	= "down",
		[3] /* illegal */	= "??"
	};
	static const char *slpmnames[] = {
190 191
		[NMK_GPIO_SLPM_INPUT]		= "input/wakeup",
		[NMK_GPIO_SLPM_NOCHANGE]	= "no-change/no-wakeup",
192 193 194 195 196 197
	};

	int pin = PIN_NUM(cfg);
	int pull = PIN_PULL(cfg);
	int af = PIN_ALT(cfg);
	int slpm = PIN_SLPM(cfg);
198 199
	int output = PIN_DIR(cfg);
	int val = PIN_VAL(cfg);
200
	bool glitch = af == NMK_GPIO_ALT_C;
201

202 203
	dev_dbg(nmk_chip->chip.dev, "pin %d [%#lx]: af %s, pull %s, slpm %s (%s%s)\n",
		pin, cfg, afnames[af], pullnames[pull], slpmnames[slpm],
204 205 206
		output ? "output " : "input",
		output ? (val ? "high" : "low") : "");

207 208 209 210 211
	if (sleep) {
		int slpm_pull = PIN_SLPM_PULL(cfg);
		int slpm_output = PIN_SLPM_DIR(cfg);
		int slpm_val = PIN_SLPM_VAL(cfg);

212 213
		af = NMK_GPIO_ALT_GPIO;

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
		/*
		 * The SLPM_* values are normal values + 1 to allow zero to
		 * mean "same as normal".
		 */
		if (slpm_pull)
			pull = slpm_pull - 1;
		if (slpm_output)
			output = slpm_output - 1;
		if (slpm_val)
			val = slpm_val - 1;

		dev_dbg(nmk_chip->chip.dev, "pin %d: sleep pull %s, dir %s, val %s\n",
			pin,
			slpm_pull ? pullnames[pull] : "same",
			slpm_output ? (output ? "output" : "input") : "same",
			slpm_val ? (val ? "high" : "low") : "same");
	}

232 233 234 235 236 237
	if (output)
		__nmk_gpio_make_output(nmk_chip, offset, val);
	else {
		__nmk_gpio_make_input(nmk_chip, offset);
		__nmk_gpio_set_pull(nmk_chip, offset, pull);
	}
238

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
	/*
	 * If we've backed up the SLPM registers (glitch workaround), modify
	 * the backups since they will be restored.
	 */
	if (slpmregs) {
		if (slpm == NMK_GPIO_SLPM_NOCHANGE)
			slpmregs[nmk_chip->bank] |= BIT(offset);
		else
			slpmregs[nmk_chip->bank] &= ~BIT(offset);
	} else
		__nmk_gpio_set_slpm(nmk_chip, offset, slpm);

	__nmk_gpio_set_mode_safe(nmk_chip, offset, af, glitch);
}

/*
 * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
 *  - Save SLPM registers
 *  - Set SLPM=0 for the IOs you want to switch and others to 1
 *  - Configure the GPIO registers for the IOs that are being switched
 *  - Set IOFORCE=1
 *  - Modify the AFLSA/B registers for the IOs that are being switched
 *  - Set IOFORCE=0
 *  - Restore SLPM registers
 *  - Any spurious wake up event during switch sequence to be ignored and
 *    cleared
 */
static void nmk_gpio_glitch_slpm_init(unsigned int *slpm)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];
		unsigned int temp = slpm[i];

		if (!chip)
			break;

		slpm[i] = readl(chip->addr + NMK_GPIO_SLPC);
		writel(temp, chip->addr + NMK_GPIO_SLPC);
	}
}

static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

		writel(slpm[i], chip->addr + NMK_GPIO_SLPC);
	}
}

static int __nmk_config_pins(pin_cfg_t *cfgs, int num, bool sleep)
{
	static unsigned int slpm[NUM_BANKS];
	unsigned long flags;
	bool glitch = false;
	int ret = 0;
	int i;

	for (i = 0; i < num; i++) {
		if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C) {
			glitch = true;
			break;
		}
	}

	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);

	if (glitch) {
		memset(slpm, 0xff, sizeof(slpm));

		for (i = 0; i < num; i++) {
			int pin = PIN_NUM(cfgs[i]);
			int offset = pin % NMK_GPIO_PER_CHIP;

			if (PIN_ALT(cfgs[i]) == NMK_GPIO_ALT_C)
				slpm[pin / NMK_GPIO_PER_CHIP] &= ~BIT(offset);
		}

		nmk_gpio_glitch_slpm_init(slpm);
	}

	for (i = 0; i < num; i++) {
		struct nmk_gpio_chip *nmk_chip;
		int pin = PIN_NUM(cfgs[i]);

T
Thomas Gleixner 已提交
331
		nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(pin));
332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
		if (!nmk_chip) {
			ret = -EINVAL;
			break;
		}

		spin_lock(&nmk_chip->lock);
		__nmk_config_pin(nmk_chip, pin - nmk_chip->chip.base,
				 cfgs[i], sleep, glitch ? slpm : NULL);
		spin_unlock(&nmk_chip->lock);
	}

	if (glitch)
		nmk_gpio_glitch_slpm_restore(slpm);

	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);

	return ret;
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
}

/**
 * nmk_config_pin - configure a pin's mux attributes
 * @cfg: pin confguration
 *
 * Configures a pin's mode (alternate function or GPIO), its pull up status,
 * and its sleep mode based on the specified configuration.  The @cfg is
 * usually one of the SoC specific macros defined in mach/<soc>-pins.h.  These
 * are constructed using, and can be further enhanced with, the macros in
 * plat/pincfg.h.
 *
 * If a pin's mode is set to GPIO, it is configured as an input to avoid
 * side-effects.  The gpio can be manipulated later using standard GPIO API
 * calls.
 */
365
int nmk_config_pin(pin_cfg_t cfg, bool sleep)
366
{
367
	return __nmk_config_pins(&cfg, 1, sleep);
368 369 370 371 372 373 374 375 376 377 378 379 380
}
EXPORT_SYMBOL(nmk_config_pin);

/**
 * nmk_config_pins - configure several pins at once
 * @cfgs: array of pin configurations
 * @num: number of elments in the array
 *
 * Configures several pins using nmk_config_pin().  Refer to that function for
 * further information.
 */
int nmk_config_pins(pin_cfg_t *cfgs, int num)
{
381
	return __nmk_config_pins(cfgs, num, false);
382 383 384
}
EXPORT_SYMBOL(nmk_config_pins);

385 386
int nmk_config_pins_sleep(pin_cfg_t *cfgs, int num)
{
387
	return __nmk_config_pins(cfgs, num, true);
388 389 390
}
EXPORT_SYMBOL(nmk_config_pins_sleep);

391 392 393 394 395 396 397 398 399
/**
 * nmk_gpio_set_slpm() - configure the sleep mode of a pin
 * @gpio: pin number
 * @mode: NMK_GPIO_SLPM_INPUT or NMK_GPIO_SLPM_NOCHANGE,
 *
 * Sets the sleep mode of a pin.  If @mode is NMK_GPIO_SLPM_INPUT, the pin is
 * changed to an input (with pullup/down enabled) in sleep and deep sleep.  If
 * @mode is NMK_GPIO_SLPM_NOCHANGE, the pin remains in the state it was
 * configured even when in sleep and deep sleep.
400 401 402 403
 *
 * On DB8500v2 onwards, this setting loses the previous meaning and instead
 * indicates if wakeup detection is enabled on the pin.  Note that
 * enable_irq_wake() will automatically enable wakeup detection.
404 405 406 407 408 409
 */
int nmk_gpio_set_slpm(int gpio, enum nmk_gpio_slpm mode)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

T
Thomas Gleixner 已提交
410
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
411 412 413
	if (!nmk_chip)
		return -EINVAL;

414 415 416
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

417
	__nmk_gpio_set_slpm(nmk_chip, gpio - nmk_chip->chip.base, mode);
418 419 420

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
421 422 423 424

	return 0;
}

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
/**
 * nmk_gpio_set_pull() - enable/disable pull up/down on a gpio
 * @gpio: pin number
 * @pull: one of NMK_GPIO_PULL_DOWN, NMK_GPIO_PULL_UP, and NMK_GPIO_PULL_NONE
 *
 * Enables/disables pull up/down on a specified pin.  This only takes effect if
 * the pin is configured as an input (either explicitly or by the alternate
 * function).
 *
 * NOTE: If enabling the pull up/down, the caller must ensure that the GPIO is
 * configured as an input.  Otherwise, due to the way the controller registers
 * work, this function will change the value output on the pin.
 */
int nmk_gpio_set_pull(int gpio, enum nmk_gpio_pull pull)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

T
Thomas Gleixner 已提交
443
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
444 445 446 447 448 449 450 451 452 453
	if (!nmk_chip)
		return -EINVAL;

	spin_lock_irqsave(&nmk_chip->lock, flags);
	__nmk_gpio_set_pull(nmk_chip, gpio - nmk_chip->chip.base, pull);
	spin_unlock_irqrestore(&nmk_chip->lock, flags);

	return 0;
}

454
/* Mode functions */
455 456 457 458 459 460 461 462 463
/**
 * nmk_gpio_set_mode() - set the mux mode of a gpio pin
 * @gpio: pin number
 * @gpio_mode: one of NMK_GPIO_ALT_GPIO, NMK_GPIO_ALT_A,
 *	       NMK_GPIO_ALT_B, and NMK_GPIO_ALT_C
 *
 * Sets the mode of the specified pin to one of the alternate functions or
 * plain GPIO.
 */
464 465 466 467 468
int nmk_gpio_set_mode(int gpio, int gpio_mode)
{
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;

T
Thomas Gleixner 已提交
469
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
470 471 472 473
	if (!nmk_chip)
		return -EINVAL;

	spin_lock_irqsave(&nmk_chip->lock, flags);
474
	__nmk_gpio_set_mode(nmk_chip, gpio - nmk_chip->chip.base, gpio_mode);
475 476 477 478 479 480 481 482 483 484 485
	spin_unlock_irqrestore(&nmk_chip->lock, flags);

	return 0;
}
EXPORT_SYMBOL(nmk_gpio_set_mode);

int nmk_gpio_get_mode(int gpio)
{
	struct nmk_gpio_chip *nmk_chip;
	u32 afunc, bfunc, bit;

T
Thomas Gleixner 已提交
486
	nmk_chip = irq_get_chip_data(NOMADIK_GPIO_TO_IRQ(gpio));
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
	if (!nmk_chip)
		return -EINVAL;

	bit = 1 << (gpio - nmk_chip->chip.base);

	afunc = readl(nmk_chip->addr + NMK_GPIO_AFSLA) & bit;
	bfunc = readl(nmk_chip->addr + NMK_GPIO_AFSLB) & bit;

	return (afunc ? NMK_GPIO_ALT_A : 0) | (bfunc ? NMK_GPIO_ALT_B : 0);
}
EXPORT_SYMBOL(nmk_gpio_get_mode);


/* IRQ functions */
static inline int nmk_gpio_get_bitmask(int gpio)
{
	return 1 << (gpio % 32);
}

506
static void nmk_gpio_irq_ack(struct irq_data *d)
507 508 509 510
{
	int gpio;
	struct nmk_gpio_chip *nmk_chip;

511 512
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
513 514 515 516 517
	if (!nmk_chip)
		return;
	writel(nmk_gpio_get_bitmask(gpio), nmk_chip->addr + NMK_GPIO_IC);
}

518 519 520 521 522
enum nmk_gpio_irq_type {
	NORMAL,
	WAKE,
};

523
static void __nmk_gpio_irq_modify(struct nmk_gpio_chip *nmk_chip,
524 525
				  int gpio, enum nmk_gpio_irq_type which,
				  bool enable)
526
{
527 528
	u32 rimsc = which == WAKE ? NMK_GPIO_RWIMSC : NMK_GPIO_RIMSC;
	u32 fimsc = which == WAKE ? NMK_GPIO_FWIMSC : NMK_GPIO_FIMSC;
529 530
	u32 bitmask = nmk_gpio_get_bitmask(gpio);
	u32 reg;
531

532
	/* we must individually set/clear the two edges */
533
	if (nmk_chip->edge_rising & bitmask) {
534
		reg = readl(nmk_chip->addr + rimsc);
535 536 537 538
		if (enable)
			reg |= bitmask;
		else
			reg &= ~bitmask;
539
		writel(reg, nmk_chip->addr + rimsc);
540 541
	}
	if (nmk_chip->edge_falling & bitmask) {
542
		reg = readl(nmk_chip->addr + fimsc);
543 544 545 546
		if (enable)
			reg |= bitmask;
		else
			reg &= ~bitmask;
547
		writel(reg, nmk_chip->addr + fimsc);
548
	}
549
}
550

551 552 553 554 555 556 557
static void __nmk_gpio_set_wake(struct nmk_gpio_chip *nmk_chip,
				int gpio, bool on)
{
	__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, on);
}

static int nmk_gpio_irq_maskunmask(struct irq_data *d, bool enable)
558 559 560 561
{
	int gpio;
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
562
	u32 bitmask;
563

564 565
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
566 567
	bitmask = nmk_gpio_get_bitmask(gpio);
	if (!nmk_chip)
568
		return -EINVAL;
569

570 571 572 573 574
	if (enable)
		nmk_chip->enabled |= bitmask;
	else
		nmk_chip->enabled &= ~bitmask;

575 576 577 578 579 580 581 582 583 584
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

	__nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, enable);

	if (!(nmk_chip->real_wake & bitmask))
		__nmk_gpio_set_wake(nmk_chip, gpio, enable);

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
585 586

	return 0;
587 588
}

589
static void nmk_gpio_irq_mask(struct irq_data *d)
590
{
591
	nmk_gpio_irq_maskunmask(d, false);
592
}
593

594
static void nmk_gpio_irq_unmask(struct irq_data *d)
595
{
596
	nmk_gpio_irq_maskunmask(d, true);
597 598
}

599
static int nmk_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
600
{
601 602
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
603
	u32 bitmask;
604 605
	int gpio;

606 607
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
608 609
	if (!nmk_chip)
		return -EINVAL;
610
	bitmask = nmk_gpio_get_bitmask(gpio);
611

612 613 614
	spin_lock_irqsave(&nmk_gpio_slpm_lock, flags);
	spin_lock(&nmk_chip->lock);

615
	if (!(nmk_chip->enabled & bitmask))
616 617 618 619 620 621
		__nmk_gpio_set_wake(nmk_chip, gpio, on);

	if (on)
		nmk_chip->real_wake |= bitmask;
	else
		nmk_chip->real_wake &= ~bitmask;
622 623 624

	spin_unlock(&nmk_chip->lock);
	spin_unlock_irqrestore(&nmk_gpio_slpm_lock, flags);
625 626

	return 0;
627 628
}

629
static int nmk_gpio_irq_set_type(struct irq_data *d, unsigned int type)
630
{
631
	bool enabled, wake = irqd_is_wakeup_set(d);
632 633 634 635 636
	int gpio;
	struct nmk_gpio_chip *nmk_chip;
	unsigned long flags;
	u32 bitmask;

637 638
	gpio = NOMADIK_IRQ_TO_GPIO(d->irq);
	nmk_chip = irq_data_get_irq_chip_data(d);
639 640 641 642 643 644 645 646 647
	bitmask = nmk_gpio_get_bitmask(gpio);
	if (!nmk_chip)
		return -EINVAL;

	if (type & IRQ_TYPE_LEVEL_HIGH)
		return -EINVAL;
	if (type & IRQ_TYPE_LEVEL_LOW)
		return -EINVAL;

648 649
	enabled = nmk_chip->enabled & bitmask;

650 651
	spin_lock_irqsave(&nmk_chip->lock, flags);

652
	if (enabled)
653 654
		__nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, false);

655
	if (enabled || wake)
656
		__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, false);
657

658 659 660 661 662 663 664 665
	nmk_chip->edge_rising &= ~bitmask;
	if (type & IRQ_TYPE_EDGE_RISING)
		nmk_chip->edge_rising |= bitmask;

	nmk_chip->edge_falling &= ~bitmask;
	if (type & IRQ_TYPE_EDGE_FALLING)
		nmk_chip->edge_falling |= bitmask;

666
	if (enabled)
667 668
		__nmk_gpio_irq_modify(nmk_chip, gpio, NORMAL, true);

669
	if (enabled || wake)
670
		__nmk_gpio_irq_modify(nmk_chip, gpio, WAKE, true);
671

672
	spin_unlock_irqrestore(&nmk_chip->lock, flags);
673 674 675 676 677 678

	return 0;
}

static struct irq_chip nmk_gpio_irq_chip = {
	.name		= "Nomadik-GPIO",
679 680 681 682 683
	.irq_ack	= nmk_gpio_irq_ack,
	.irq_mask	= nmk_gpio_irq_mask,
	.irq_unmask	= nmk_gpio_irq_unmask,
	.irq_set_type	= nmk_gpio_irq_set_type,
	.irq_set_wake	= nmk_gpio_irq_set_wake,
684 685
};

686 687
static void __nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc,
				   u32 status)
688 689
{
	struct nmk_gpio_chip *nmk_chip;
T
Thomas Gleixner 已提交
690
	struct irq_chip *host_chip = irq_get_chip(irq);
691 692
	unsigned int first_irq;

693
	chained_irq_enter(host_chip, desc);
694

T
Thomas Gleixner 已提交
695
	nmk_chip = irq_get_handler_data(irq);
696
	first_irq = NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base);
697 698 699 700 701
	while (status) {
		int bit = __ffs(status);

		generic_handle_irq(first_irq + bit);
		status &= ~BIT(bit);
702
	}
703

704
	chained_irq_exit(host_chip, desc);
705 706
}

707 708
static void nmk_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
{
T
Thomas Gleixner 已提交
709
	struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
710 711 712 713 714 715 716 717
	u32 status = readl(nmk_chip->addr + NMK_GPIO_IS);

	__nmk_gpio_irq_handler(irq, desc, status);
}

static void nmk_gpio_secondary_irq_handler(unsigned int irq,
					   struct irq_desc *desc)
{
T
Thomas Gleixner 已提交
718
	struct nmk_gpio_chip *nmk_chip = irq_get_handler_data(irq);
719 720 721 722 723
	u32 status = nmk_chip->get_secondary_status(nmk_chip->bank);

	__nmk_gpio_irq_handler(irq, desc, status);
}

724 725 726 727 728 729
static int nmk_gpio_init_irq(struct nmk_gpio_chip *nmk_chip)
{
	unsigned int first_irq;
	int i;

	first_irq = NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base);
730
	for (i = first_irq; i < first_irq + nmk_chip->chip.ngpio; i++) {
731 732
		irq_set_chip_and_handler(i, &nmk_gpio_irq_chip,
					 handle_edge_irq);
733
		set_irq_flags(i, IRQF_VALID);
T
Thomas Gleixner 已提交
734 735
		irq_set_chip_data(i, nmk_chip);
		irq_set_irq_type(i, IRQ_TYPE_EDGE_FALLING);
736
	}
737

T
Thomas Gleixner 已提交
738 739
	irq_set_chained_handler(nmk_chip->parent_irq, nmk_gpio_irq_handler);
	irq_set_handler_data(nmk_chip->parent_irq, nmk_chip);
740 741

	if (nmk_chip->secondary_parent_irq >= 0) {
T
Thomas Gleixner 已提交
742
		irq_set_chained_handler(nmk_chip->secondary_parent_irq,
743
					nmk_gpio_secondary_irq_handler);
T
Thomas Gleixner 已提交
744
		irq_set_handler_data(nmk_chip->secondary_parent_irq, nmk_chip);
745 746
	}

747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
	return 0;
}

/* I/O Functions */
static int nmk_gpio_make_input(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

	writel(1 << offset, nmk_chip->addr + NMK_GPIO_DIRC);
	return 0;
}

static int nmk_gpio_get_input(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);
	u32 bit = 1 << offset;

	return (readl(nmk_chip->addr + NMK_GPIO_DAT) & bit) != 0;
}

static void nmk_gpio_set_output(struct gpio_chip *chip, unsigned offset,
				int val)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

775
	__nmk_gpio_set_output(nmk_chip, offset, val);
776 777
}

778 779 780 781 782 783
static int nmk_gpio_make_output(struct gpio_chip *chip, unsigned offset,
				int val)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

784
	__nmk_gpio_make_output(nmk_chip, offset, val);
785 786 787 788

	return 0;
}

789 790 791 792 793 794 795 796
static int nmk_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
{
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);

	return NOMADIK_GPIO_TO_IRQ(nmk_chip->chip.base) + offset;
}

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
#ifdef CONFIG_DEBUG_FS

#include <linux/seq_file.h>

static void nmk_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
{
	int mode;
	unsigned		i;
	unsigned		gpio = chip->base;
	int			is_out;
	struct nmk_gpio_chip *nmk_chip =
		container_of(chip, struct nmk_gpio_chip, chip);
	const char *modes[] = {
		[NMK_GPIO_ALT_GPIO]	= "gpio",
		[NMK_GPIO_ALT_A]	= "altA",
		[NMK_GPIO_ALT_B]	= "altB",
		[NMK_GPIO_ALT_C]	= "altC",
	};

	for (i = 0; i < chip->ngpio; i++, gpio++) {
		const char *label = gpiochip_is_requested(chip, i);
		bool pull;
		u32 bit = 1 << i;

		is_out = readl(nmk_chip->addr + NMK_GPIO_DIR) & bit;
		pull = !(readl(nmk_chip->addr + NMK_GPIO_PDIS) & bit);
		mode = nmk_gpio_get_mode(gpio);
		seq_printf(s, " gpio-%-3d (%-20.20s) %s %s %s %s",
825
			gpio, label ?: "(none)",
826 827 828 829 830 831
			is_out ? "out" : "in ",
			chip->get
				? (chip->get(chip, i) ? "hi" : "lo")
				: "?  ",
			(mode < 0) ? "unknown" : modes[mode],
			pull ? "pull" : "none");
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857

		if (label && !is_out) {
			int		irq = gpio_to_irq(gpio);
			struct irq_desc	*desc = irq_to_desc(irq);

			/* This races with request_irq(), set_irq_type(),
			 * and set_irq_wake() ... but those are "rare".
			 */
			if (irq >= 0 && desc->action) {
				char *trigger;
				u32 bitmask = nmk_gpio_get_bitmask(gpio);

				if (nmk_chip->edge_rising & bitmask)
					trigger = "edge-rising";
				else if (nmk_chip->edge_falling & bitmask)
					trigger = "edge-falling";
				else
					trigger = "edge-undefined";

				seq_printf(s, " irq-%d %s%s",
					irq, trigger,
					irqd_is_wakeup_set(&desc->irq_data)
						? " wakeup" : "");
			}
		}

858 859 860 861 862 863 864 865
		seq_printf(s, "\n");
	}
}

#else
#define nmk_gpio_dbg_show	NULL
#endif

866 867 868 869 870 871
/* This structure is replicated for each GPIO block allocated at probe time */
static struct gpio_chip nmk_gpio_template = {
	.direction_input	= nmk_gpio_make_input,
	.get			= nmk_gpio_get_input,
	.direction_output	= nmk_gpio_make_output,
	.set			= nmk_gpio_set_output,
872
	.to_irq			= nmk_gpio_to_irq,
873
	.dbg_show		= nmk_gpio_dbg_show,
874 875 876
	.can_sleep		= 0,
};

877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930
/*
 * Called from the suspend/resume path to only keep the real wakeup interrupts
 * (those that have had set_irq_wake() called on them) as wakeup interrupts,
 * and not the rest of the interrupts which we needed to have as wakeups for
 * cpuidle.
 *
 * PM ops are not used since this needs to be done at the end, after all the
 * other drivers are done with their suspend callbacks.
 */
void nmk_gpio_wakeups_suspend(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

		chip->rwimsc = readl(chip->addr + NMK_GPIO_RWIMSC);
		chip->fwimsc = readl(chip->addr + NMK_GPIO_FWIMSC);

		writel(chip->rwimsc & chip->real_wake,
		       chip->addr + NMK_GPIO_RWIMSC);
		writel(chip->fwimsc & chip->real_wake,
		       chip->addr + NMK_GPIO_FWIMSC);

		if (cpu_is_u8500v2()) {
			chip->slpm = readl(chip->addr + NMK_GPIO_SLPC);

			/* 0 -> wakeup enable */
			writel(~chip->real_wake, chip->addr + NMK_GPIO_SLPC);
		}
	}
}

void nmk_gpio_wakeups_resume(void)
{
	int i;

	for (i = 0; i < NUM_BANKS; i++) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[i];

		if (!chip)
			break;

		writel(chip->rwimsc, chip->addr + NMK_GPIO_RWIMSC);
		writel(chip->fwimsc, chip->addr + NMK_GPIO_FWIMSC);

		if (cpu_is_u8500v2())
			writel(chip->slpm, chip->addr + NMK_GPIO_SLPC);
	}
}

931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
/*
 * Read the pull up/pull down status.
 * A bit set in 'pull_up' means that pull up
 * is selected if pull is enabled in PDIS register.
 * Note: only pull up/down set via this driver can
 * be detected due to HW limitations.
 */
void nmk_gpio_read_pull(int gpio_bank, u32 *pull_up)
{
	if (gpio_bank < NUM_BANKS) {
		struct nmk_gpio_chip *chip = nmk_gpio_chips[gpio_bank];

		if (!chip)
			return;

		*pull_up = chip->pull_up;
	}
}

950
static int __devinit nmk_gpio_probe(struct platform_device *dev)
951
{
952
	struct nmk_gpio_platform_data *pdata = dev->dev.platform_data;
953 954
	struct nmk_gpio_chip *nmk_chip;
	struct gpio_chip *chip;
955
	struct resource *res;
956
	struct clk *clk;
957
	int secondary_irq;
958
	int irq;
959 960
	int ret;

961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
	if (!pdata)
		return -ENODEV;

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
	if (!res) {
		ret = -ENOENT;
		goto out;
	}

	irq = platform_get_irq(dev, 0);
	if (irq < 0) {
		ret = irq;
		goto out;
	}

976 977 978 979 980 981
	secondary_irq = platform_get_irq(dev, 1);
	if (secondary_irq >= 0 && !pdata->get_secondary_status) {
		ret = -EINVAL;
		goto out;
	}

982 983 984 985 986
	if (request_mem_region(res->start, resource_size(res),
			       dev_name(&dev->dev)) == NULL) {
		ret = -EBUSY;
		goto out;
	}
987

988 989 990 991 992 993 994 995
	clk = clk_get(&dev->dev, NULL);
	if (IS_ERR(clk)) {
		ret = PTR_ERR(clk);
		goto out_release;
	}

	clk_enable(clk);

996 997 998
	nmk_chip = kzalloc(sizeof(*nmk_chip), GFP_KERNEL);
	if (!nmk_chip) {
		ret = -ENOMEM;
999
		goto out_clk;
1000 1001 1002 1003 1004
	}
	/*
	 * The virt address in nmk_chip->addr is in the nomadik register space,
	 * so we can simply convert the resource address, without remapping
	 */
1005
	nmk_chip->bank = dev->id;
1006
	nmk_chip->clk = clk;
1007
	nmk_chip->addr = io_p2v(res->start);
1008
	nmk_chip->chip = nmk_gpio_template;
1009
	nmk_chip->parent_irq = irq;
1010 1011
	nmk_chip->secondary_parent_irq = secondary_irq;
	nmk_chip->get_secondary_status = pdata->get_secondary_status;
1012
	nmk_chip->set_ioforce = pdata->set_ioforce;
1013
	spin_lock_init(&nmk_chip->lock);
1014 1015 1016

	chip = &nmk_chip->chip;
	chip->base = pdata->first_gpio;
1017
	chip->ngpio = pdata->num_gpio;
1018
	chip->label = pdata->name ?: dev_name(&dev->dev);
1019 1020 1021 1022 1023 1024 1025
	chip->dev = &dev->dev;
	chip->owner = THIS_MODULE;

	ret = gpiochip_add(&nmk_chip->chip);
	if (ret)
		goto out_free;

1026 1027 1028
	BUG_ON(nmk_chip->bank >= ARRAY_SIZE(nmk_gpio_chips));

	nmk_gpio_chips[nmk_chip->bank] = nmk_chip;
1029
	platform_set_drvdata(dev, nmk_chip);
1030 1031 1032 1033 1034 1035 1036

	nmk_gpio_init_irq(nmk_chip);

	dev_info(&dev->dev, "Bits %i-%i at address %p\n",
		 nmk_chip->chip.base, nmk_chip->chip.base+31, nmk_chip->addr);
	return 0;

1037
out_free:
1038
	kfree(nmk_chip);
1039 1040 1041
out_clk:
	clk_disable(clk);
	clk_put(clk);
1042 1043 1044
out_release:
	release_mem_region(res->start, resource_size(res));
out:
1045 1046 1047 1048 1049
	dev_err(&dev->dev, "Failure %i for GPIO %i-%i\n", ret,
		  pdata->first_gpio, pdata->first_gpio+31);
	return ret;
}

1050 1051
static struct platform_driver nmk_gpio_driver = {
	.driver = {
1052 1053
		.owner = THIS_MODULE,
		.name = "gpio",
1054
	},
1055 1056 1057 1058 1059
	.probe = nmk_gpio_probe,
};

static int __init nmk_gpio_init(void)
{
1060
	return platform_driver_register(&nmk_gpio_driver);
1061 1062
}

1063
core_initcall(nmk_gpio_init);
1064 1065 1066 1067 1068 1069

MODULE_AUTHOR("Prafulla WADASKAR and Alessandro Rubini");
MODULE_DESCRIPTION("Nomadik GPIO Driver");
MODULE_LICENSE("GPL");