nv84_fence.c 7.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25 26
#include "nouveau_drm.h"
#include "nouveau_dma.h"
27 28
#include "nouveau_fence.h"

29 30
#include "nv50_display.h"

31 32 33 34 35 36
u64
nv84_fence_crtc(struct nouveau_channel *chan, int crtc)
{
	struct nv84_fence_chan *fctx = chan->fence;
	return fctx->dispc_vma[crtc].offset;
}
37 38

static int
39
nv84_fence_emit32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
40
{
41
	int ret = RING_SPACE(chan, 8);
42 43
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
44
		OUT_RING  (chan, chan->vram.handle);
45
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 5);
46 47 48
		OUT_RING  (chan, upper_32_bits(virtual));
		OUT_RING  (chan, lower_32_bits(virtual));
		OUT_RING  (chan, sequence);
49
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
50
		OUT_RING  (chan, 0x00000000);
51 52 53 54 55 56
		FIRE_RING (chan);
	}
	return ret;
}

static int
57
nv84_fence_sync32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
58
{
59
	int ret = RING_SPACE(chan, 7);
60 61
	if (ret == 0) {
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
62
		OUT_RING  (chan, chan->vram.handle);
63
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
64 65 66
		OUT_RING  (chan, upper_32_bits(virtual));
		OUT_RING  (chan, lower_32_bits(virtual));
		OUT_RING  (chan, sequence);
67 68 69 70 71 72
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL);
		FIRE_RING (chan);
	}
	return ret;
}

73
static int
74 75 76 77
nv84_fence_emit(struct nouveau_fence *fence)
{
	struct nouveau_channel *chan = fence->channel;
	struct nv84_fence_chan *fctx = chan->fence;
78
	struct nouveau_fifo_chan *fifo = nvkm_fifo_chan(chan);
79 80 81 82 83 84 85
	u64 addr = fifo->chid * 16;

	if (fence->sysmem)
		addr += fctx->vma_gart.offset;
	else
		addr += fctx->vma.offset;

86
	return fctx->base.emit32(chan, addr, fence->sequence);
87 88
}

89
static int
90 91 92 93
nv84_fence_sync(struct nouveau_fence *fence,
		struct nouveau_channel *prev, struct nouveau_channel *chan)
{
	struct nv84_fence_chan *fctx = chan->fence;
94
	struct nouveau_fifo_chan *fifo = nvkm_fifo_chan(prev);
95 96 97 98 99 100 101
	u64 addr = fifo->chid * 16;

	if (fence->sysmem)
		addr += fctx->vma_gart.offset;
	else
		addr += fctx->vma.offset;

102
	return fctx->base.sync32(chan, addr, fence->sequence);
103 104
}

105
static u32
106 107
nv84_fence_read(struct nouveau_channel *chan)
{
108
	struct nouveau_fifo_chan *fifo = nvkm_fifo_chan(chan);
109
	struct nv84_fence_priv *priv = chan->drm->fence;
110
	return nouveau_bo_rd32(priv->bo, fifo->chid * 16/4);
111 112
}

113
static void
114
nv84_fence_context_del(struct nouveau_channel *chan)
115
{
116 117
	struct drm_device *dev = chan->drm->dev;
	struct nv84_fence_priv *priv = chan->drm->fence;
118
	struct nv84_fence_chan *fctx = chan->fence;
119 120 121 122 123 124 125
	int i;

	for (i = 0; i < dev->mode_config.num_crtc; i++) {
		struct nouveau_bo *bo = nv50_display_crtc_sema(dev, i);
		nouveau_bo_vma_del(bo, &fctx->dispc_vma[i]);
	}

126
	nouveau_bo_vma_del(priv->bo, &fctx->vma_gart);
127
	nouveau_bo_vma_del(priv->bo, &fctx->vma);
128
	nouveau_fence_context_del(&fctx->base);
129
	chan->fence = NULL;
130 131 132
	kfree(fctx);
}

133
int
134
nv84_fence_context_new(struct nouveau_channel *chan)
135
{
136
	struct nouveau_fifo_chan *fifo = nvkm_fifo_chan(chan);
137
	struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base);
138
	struct nv84_fence_priv *priv = chan->drm->fence;
139
	struct nv84_fence_chan *fctx;
140
	int ret, i;
141

142
	fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
143 144 145 146
	if (!fctx)
		return -ENOMEM;

	nouveau_fence_context_new(&fctx->base);
147 148 149 150 151
	fctx->base.emit = nv84_fence_emit;
	fctx->base.sync = nv84_fence_sync;
	fctx->base.read = nv84_fence_read;
	fctx->base.emit32 = nv84_fence_emit32;
	fctx->base.sync32 = nv84_fence_sync32;
152

153
	ret = nouveau_bo_vma_add(priv->bo, cli->vm, &fctx->vma);
154
	if (ret == 0) {
155
		ret = nouveau_bo_vma_add(priv->bo_gart, cli->vm,
156 157
					&fctx->vma_gart);
	}
158

159 160 161
	/* map display semaphore buffers into channel's vm */
	for (i = 0; !ret && i < chan->drm->dev->mode_config.num_crtc; i++) {
		struct nouveau_bo *bo = nv50_display_crtc_sema(chan->drm->dev, i);
162
		ret = nouveau_bo_vma_add(bo, cli->vm, &fctx->dispc_vma[i]);
163 164
	}

165
	nouveau_bo_wr32(priv->bo, fifo->chid * 16/4, 0x00000000);
166 167 168

	if (ret)
		nv84_fence_context_del(chan);
169 170 171
	return ret;
}

172
static bool
173 174
nv84_fence_suspend(struct nouveau_drm *drm)
{
175
	struct nouveau_fifo *pfifo = nvkm_fifo(&drm->device);
176 177 178 179 180 181 182 183 184 185 186 187
	struct nv84_fence_priv *priv = drm->fence;
	int i;

	priv->suspend = vmalloc((pfifo->max + 1) * sizeof(u32));
	if (priv->suspend) {
		for (i = 0; i <= pfifo->max; i++)
			priv->suspend[i] = nouveau_bo_rd32(priv->bo, i*4);
	}

	return priv->suspend != NULL;
}

188
static void
189 190
nv84_fence_resume(struct nouveau_drm *drm)
{
191
	struct nouveau_fifo *pfifo = nvkm_fifo(&drm->device);
192 193 194 195 196 197 198 199 200 201 202
	struct nv84_fence_priv *priv = drm->fence;
	int i;

	if (priv->suspend) {
		for (i = 0; i <= pfifo->max; i++)
			nouveau_bo_wr32(priv->bo, i*4, priv->suspend[i]);
		vfree(priv->suspend);
		priv->suspend = NULL;
	}
}

203
static void
204
nv84_fence_destroy(struct nouveau_drm *drm)
205
{
206
	struct nv84_fence_priv *priv = drm->fence;
207 208 209 210
	nouveau_bo_unmap(priv->bo_gart);
	if (priv->bo_gart)
		nouveau_bo_unpin(priv->bo_gart);
	nouveau_bo_ref(NULL, &priv->bo_gart);
211 212 213 214
	nouveau_bo_unmap(priv->bo);
	if (priv->bo)
		nouveau_bo_unpin(priv->bo);
	nouveau_bo_ref(NULL, &priv->bo);
215
	drm->fence = NULL;
216 217 218 219
	kfree(priv);
}

int
220
nv84_fence_create(struct nouveau_drm *drm)
221
{
222
	struct nouveau_fifo *pfifo = nvkm_fifo(&drm->device);
223 224 225
	struct nv84_fence_priv *priv;
	int ret;

226
	priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
227 228 229
	if (!priv)
		return -ENOMEM;

230
	priv->base.dtor = nv84_fence_destroy;
231 232
	priv->base.suspend = nv84_fence_suspend;
	priv->base.resume = nv84_fence_resume;
233 234
	priv->base.context_new = nv84_fence_context_new;
	priv->base.context_del = nv84_fence_context_del;
235

236 237 238
	init_waitqueue_head(&priv->base.waiting);
	priv->base.uevent = true;

239 240 241 242 243 244 245 246 247 248 249 250 251
	ret = nouveau_bo_new(drm->dev, 16 * (pfifo->max + 1), 0,
			     TTM_PL_FLAG_VRAM, 0, 0, NULL, &priv->bo);
	if (ret == 0) {
		ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
		if (ret == 0) {
			ret = nouveau_bo_map(priv->bo);
			if (ret)
				nouveau_bo_unpin(priv->bo);
		}
		if (ret)
			nouveau_bo_ref(NULL, &priv->bo);
	}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
	if (ret == 0)
		ret = nouveau_bo_new(drm->dev, 16 * (pfifo->max + 1), 0,
				     TTM_PL_FLAG_TT, 0, 0, NULL,
				     &priv->bo_gart);
	if (ret == 0) {
		ret = nouveau_bo_pin(priv->bo_gart, TTM_PL_FLAG_TT);
		if (ret == 0) {
			ret = nouveau_bo_map(priv->bo_gart);
			if (ret)
				nouveau_bo_unpin(priv->bo_gart);
		}
		if (ret)
			nouveau_bo_ref(NULL, &priv->bo_gart);
	}

267
	if (ret)
268
		nv84_fence_destroy(drm);
269 270
	return ret;
}