nvc0_fence.c 3.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25 26 27 28
#include <core/object.h>
#include <core/client.h>
#include <core/class.h>

29
#include <engine/fifo.h>
30 31 32

#include "nouveau_drm.h"
#include "nouveau_dma.h"
33 34
#include "nouveau_fence.h"

35 36
#include "nv50_display.h"

37 38 39 40
static int
nvc0_fence_emit(struct nouveau_fence *fence)
{
	struct nouveau_channel *chan = fence->channel;
41
	struct nv84_fence_chan *fctx = chan->fence;
42 43
	struct nouveau_fifo_chan *fifo = (void *)chan->object;
	u64 addr = fctx->vma.offset + fifo->chid * 16;
44 45
	int ret;

46
	ret = RING_SPACE(chan, 6);
47
	if (ret == 0) {
48
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 5);
49 50 51 52
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, fence->sequence);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
53
		OUT_RING  (chan, 0x00000000);
54 55 56 57 58 59 60
		FIRE_RING (chan);
	}

	return ret;
}

static int
61 62
nvc0_fence_sync(struct nouveau_fence *fence,
		struct nouveau_channel *prev, struct nouveau_channel *chan)
63
{
64
	struct nv84_fence_chan *fctx = chan->fence;
65 66
	struct nouveau_fifo_chan *fifo = (void *)prev->object;
	u64 addr = fctx->vma.offset + fifo->chid * 16;
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
	int ret;

	ret = RING_SPACE(chan, 5);
	if (ret == 0) {
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, fence->sequence);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		FIRE_RING (chan);
	}

	return ret;
}

int
84
nvc0_fence_create(struct nouveau_drm *drm)
85
{
86
	struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
87
	struct nv84_fence_priv *priv;
88 89
	int ret;

90
	priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
91 92 93
	if (!priv)
		return -ENOMEM;

94 95 96 97 98
	priv->base.dtor = nv84_fence_destroy;
	priv->base.suspend = nv84_fence_suspend;
	priv->base.resume = nv84_fence_resume;
	priv->base.context_new = nv84_fence_context_new;
	priv->base.context_del = nv84_fence_context_del;
99 100
	priv->base.emit = nvc0_fence_emit;
	priv->base.sync = nvc0_fence_sync;
101
	priv->base.read = nv84_fence_read;
102

103 104 105
	init_waitqueue_head(&priv->base.waiting);
	priv->base.uevent = true;

106 107
	ret = nouveau_bo_new(drm->dev, 16 * (pfifo->max + 1), 0,
			     TTM_PL_FLAG_VRAM, 0, 0, NULL, &priv->bo);
108 109
	if (ret == 0) {
		ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
110
		if (ret == 0) {
111
			ret = nouveau_bo_map(priv->bo);
112 113 114
			if (ret)
				nouveau_bo_unpin(priv->bo);
		}
115 116 117 118 119
		if (ret)
			nouveau_bo_ref(NULL, &priv->bo);
	}

	if (ret)
120
		nv84_fence_destroy(drm);
121 122
	return ret;
}