sh_eth.c 76.1 KB
Newer Older
S
Sergei Shtylyov 已提交
1
/*  SuperH Ethernet device driver
2
 *
3
 *  Copyright (C) 2014 Renesas Electronics Corporation
4
 *  Copyright (C) 2006-2012 Nobuhiro Iwamatsu
5
 *  Copyright (C) 2008-2014 Renesas Solutions Corp.
6
 *  Copyright (C) 2013-2017 Cogent Embedded, Inc.
B
Ben Dooks 已提交
7
 *  Copyright (C) 2014 Codethink Limited
8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms and conditions of the GNU General Public License,
 *  version 2, as published by the Free Software Foundation.
 *
 *  This program is distributed in the hope it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  The full GNU General Public License is included in this distribution in
 *  the file called "COPYING".
 */

Y
Yoshihiro Shimoda 已提交
22 23 24
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/spinlock.h>
25
#include <linux/interrupt.h>
26 27 28 29 30 31
#include <linux/dma-mapping.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/platform_device.h>
#include <linux/mdio-bitbang.h>
#include <linux/netdevice.h>
32 33 34 35
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_irq.h>
#include <linux/of_net.h>
36 37 38
#include <linux/phy.h>
#include <linux/cache.h>
#include <linux/io.h>
39
#include <linux/pm_runtime.h>
40
#include <linux/slab.h>
41
#include <linux/ethtool.h>
42
#include <linux/if_vlan.h>
43
#include <linux/clk.h>
44
#include <linux/sh_eth.h>
B
Ben Dooks 已提交
45
#include <linux/of_mdio.h>
46 47 48

#include "sh_eth.h"

49 50 51 52 53 54
#define SH_ETH_DEF_MSG_ENABLE \
		(NETIF_MSG_LINK	| \
		NETIF_MSG_TIMER	| \
		NETIF_MSG_RX_ERR| \
		NETIF_MSG_TX_ERR)

55 56
#define SH_ETH_OFFSET_INVALID	((u16)~0)

57 58 59
#define SH_ETH_OFFSET_DEFAULTS			\
	[0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID

60
static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
61 62
	SH_ETH_OFFSET_DEFAULTS,

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	[EDSR]		= 0x0000,
	[EDMR]		= 0x0400,
	[EDTRR]		= 0x0408,
	[EDRRR]		= 0x0410,
	[EESR]		= 0x0428,
	[EESIPR]	= 0x0430,
	[TDLAR]		= 0x0010,
	[TDFAR]		= 0x0014,
	[TDFXR]		= 0x0018,
	[TDFFR]		= 0x001c,
	[RDLAR]		= 0x0030,
	[RDFAR]		= 0x0034,
	[RDFXR]		= 0x0038,
	[RDFFR]		= 0x003c,
	[TRSCER]	= 0x0438,
	[RMFCR]		= 0x0440,
	[TFTR]		= 0x0448,
	[FDR]		= 0x0450,
	[RMCR]		= 0x0458,
	[RPADIR]	= 0x0460,
	[FCFTR]		= 0x0468,
	[CSMR]		= 0x04E4,

	[ECMR]		= 0x0500,
	[ECSR]		= 0x0510,
	[ECSIPR]	= 0x0518,
	[PIR]		= 0x0520,
	[PSR]		= 0x0528,
	[PIPR]		= 0x052c,
	[RFLR]		= 0x0508,
	[APR]		= 0x0554,
	[MPR]		= 0x0558,
	[PFTCR]		= 0x055c,
	[PFRCR]		= 0x0560,
	[TPAUSER]	= 0x0564,
	[GECMR]		= 0x05b0,
	[BCULR]		= 0x05b4,
	[MAHR]		= 0x05c0,
	[MALR]		= 0x05c8,
	[TROCR]		= 0x0700,
	[CDCR]		= 0x0708,
	[LCCR]		= 0x0710,
	[CEFCR]		= 0x0740,
	[FRECR]		= 0x0748,
	[TSFRCR]	= 0x0750,
	[TLFRCR]	= 0x0758,
	[RFCR]		= 0x0760,
	[CERCR]		= 0x0768,
	[CEECR]		= 0x0770,
	[MAFCR]		= 0x0778,
	[RMII_MII]	= 0x0790,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAG0]	= 0x0040,
	[TSU_QTAG1]	= 0x0044,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_VTAG0]	= 0x0058,
	[TSU_VTAG1]	= 0x005c,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,
	[TSU_ADRH0]	= 0x0100,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,
};

S
Simon Horman 已提交
157
static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
158 159
	SH_ETH_OFFSET_DEFAULTS,

S
Simon Horman 已提交
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
	[EDSR]		= 0x0000,
	[EDMR]		= 0x0400,
	[EDTRR]		= 0x0408,
	[EDRRR]		= 0x0410,
	[EESR]		= 0x0428,
	[EESIPR]	= 0x0430,
	[TDLAR]		= 0x0010,
	[TDFAR]		= 0x0014,
	[TDFXR]		= 0x0018,
	[TDFFR]		= 0x001c,
	[RDLAR]		= 0x0030,
	[RDFAR]		= 0x0034,
	[RDFXR]		= 0x0038,
	[RDFFR]		= 0x003c,
	[TRSCER]	= 0x0438,
	[RMFCR]		= 0x0440,
	[TFTR]		= 0x0448,
	[FDR]		= 0x0450,
	[RMCR]		= 0x0458,
	[RPADIR]	= 0x0460,
	[FCFTR]		= 0x0468,
	[CSMR]		= 0x04E4,

	[ECMR]		= 0x0500,
	[RFLR]		= 0x0508,
	[ECSR]		= 0x0510,
	[ECSIPR]	= 0x0518,
	[PIR]		= 0x0520,
	[APR]		= 0x0554,
	[MPR]		= 0x0558,
	[PFTCR]		= 0x055c,
	[PFRCR]		= 0x0560,
	[TPAUSER]	= 0x0564,
	[MAHR]		= 0x05c0,
	[MALR]		= 0x05c8,
	[CEFCR]		= 0x0740,
	[FRECR]		= 0x0748,
	[TSFRCR]	= 0x0750,
	[TLFRCR]	= 0x0758,
	[RFCR]		= 0x0760,
	[MAFCR]		= 0x0778,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
204
	[TSU_FWSLC]	= 0x0038,
S
Simon Horman 已提交
205 206 207
	[TSU_VTAG0]	= 0x0058,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
208 209 210 211
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,
S
Simon Horman 已提交
212 213 214 215 216 217 218 219
	[TSU_ADRH0]	= 0x0100,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008C,
};

220
static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
221 222
	SH_ETH_OFFSET_DEFAULTS,

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
	[ECMR]		= 0x0300,
	[RFLR]		= 0x0308,
	[ECSR]		= 0x0310,
	[ECSIPR]	= 0x0318,
	[PIR]		= 0x0320,
	[PSR]		= 0x0328,
	[RDMLR]		= 0x0340,
	[IPGR]		= 0x0350,
	[APR]		= 0x0354,
	[MPR]		= 0x0358,
	[RFCF]		= 0x0360,
	[TPAUSER]	= 0x0364,
	[TPAUSECR]	= 0x0368,
	[MAHR]		= 0x03c0,
	[MALR]		= 0x03c8,
	[TROCR]		= 0x03d0,
	[CDCR]		= 0x03d4,
	[LCCR]		= 0x03d8,
	[CNDCR]		= 0x03dc,
	[CEFCR]		= 0x03e4,
	[FRECR]		= 0x03e8,
	[TSFRCR]	= 0x03ec,
	[TLFRCR]	= 0x03f0,
	[RFCR]		= 0x03f4,
	[MAFCR]		= 0x03f8,

	[EDMR]		= 0x0200,
	[EDTRR]		= 0x0208,
	[EDRRR]		= 0x0210,
	[TDLAR]		= 0x0218,
	[RDLAR]		= 0x0220,
	[EESR]		= 0x0228,
	[EESIPR]	= 0x0230,
	[TRSCER]	= 0x0238,
	[RMFCR]		= 0x0240,
	[TFTR]		= 0x0248,
	[FDR]		= 0x0250,
	[RMCR]		= 0x0258,
	[TFUCR]		= 0x0264,
	[RFOCR]		= 0x0268,
263
	[RMIIMODE]      = 0x026c,
264 265 266 267
	[FCFTR]		= 0x0270,
	[TRIMD]		= 0x027c,
};

268
static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
269 270
	SH_ETH_OFFSET_DEFAULTS,

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
	[ECMR]		= 0x0100,
	[RFLR]		= 0x0108,
	[ECSR]		= 0x0110,
	[ECSIPR]	= 0x0118,
	[PIR]		= 0x0120,
	[PSR]		= 0x0128,
	[RDMLR]		= 0x0140,
	[IPGR]		= 0x0150,
	[APR]		= 0x0154,
	[MPR]		= 0x0158,
	[TPAUSER]	= 0x0164,
	[RFCF]		= 0x0160,
	[TPAUSECR]	= 0x0168,
	[BCFRR]		= 0x016c,
	[MAHR]		= 0x01c0,
	[MALR]		= 0x01c8,
	[TROCR]		= 0x01d0,
	[CDCR]		= 0x01d4,
	[LCCR]		= 0x01d8,
	[CNDCR]		= 0x01dc,
	[CEFCR]		= 0x01e4,
	[FRECR]		= 0x01e8,
	[TSFRCR]	= 0x01ec,
	[TLFRCR]	= 0x01f0,
	[RFCR]		= 0x01f4,
	[MAFCR]		= 0x01f8,
	[RTRATE]	= 0x01fc,

	[EDMR]		= 0x0000,
	[EDTRR]		= 0x0008,
	[EDRRR]		= 0x0010,
	[TDLAR]		= 0x0018,
	[RDLAR]		= 0x0020,
	[EESR]		= 0x0028,
	[EESIPR]	= 0x0030,
	[TRSCER]	= 0x0038,
	[RMFCR]		= 0x0040,
	[TFTR]		= 0x0048,
	[FDR]		= 0x0050,
	[RMCR]		= 0x0058,
	[TFUCR]		= 0x0064,
	[RFOCR]		= 0x0068,
	[FCFTR]		= 0x0070,
	[RPADIR]	= 0x0078,
	[TRIMD]		= 0x007c,
	[RBWAR]		= 0x00c8,
	[RDFAR]		= 0x00cc,
	[TBRAR]		= 0x00d4,
	[TDFAR]		= 0x00d8,
};

static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
323 324
	SH_ETH_OFFSET_DEFAULTS,

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
	[EDMR]		= 0x0000,
	[EDTRR]		= 0x0004,
	[EDRRR]		= 0x0008,
	[TDLAR]		= 0x000c,
	[RDLAR]		= 0x0010,
	[EESR]		= 0x0014,
	[EESIPR]	= 0x0018,
	[TRSCER]	= 0x001c,
	[RMFCR]		= 0x0020,
	[TFTR]		= 0x0024,
	[FDR]		= 0x0028,
	[RMCR]		= 0x002c,
	[EDOCR]		= 0x0030,
	[FCFTR]		= 0x0034,
	[RPADIR]	= 0x0038,
	[TRIMD]		= 0x003c,
	[RBWAR]		= 0x0040,
	[RDFAR]		= 0x0044,
	[TBRAR]		= 0x004c,
	[TDFAR]		= 0x0050,

346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
	[ECMR]		= 0x0160,
	[ECSR]		= 0x0164,
	[ECSIPR]	= 0x0168,
	[PIR]		= 0x016c,
	[MAHR]		= 0x0170,
	[MALR]		= 0x0174,
	[RFLR]		= 0x0178,
	[PSR]		= 0x017c,
	[TROCR]		= 0x0180,
	[CDCR]		= 0x0184,
	[LCCR]		= 0x0188,
	[CNDCR]		= 0x018c,
	[CEFCR]		= 0x0194,
	[FRECR]		= 0x0198,
	[TSFRCR]	= 0x019c,
	[TLFRCR]	= 0x01a0,
	[RFCR]		= 0x01a4,
	[MAFCR]		= 0x01a8,
	[IPGR]		= 0x01b4,
	[APR]		= 0x01b8,
	[MPR]		= 0x01bc,
	[TPAUSER]	= 0x01c4,
	[BCFR]		= 0x01cc,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAGM0]	= 0x0040,
	[TSU_QTAGM1]	= 0x0044,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,

	[TSU_ADRH0]	= 0x0100,
};

411 412 413
static void sh_eth_rcv_snd_disable(struct net_device *ndev);
static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u16 offset = mdp->reg_offset[enum_index];

	if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
		return;

	iowrite32(data, mdp->addr + offset);
}

static u32 sh_eth_read(struct net_device *ndev, int enum_index)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u16 offset = mdp->reg_offset[enum_index];

	if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
		return ~0U;

	return ioread32(mdp->addr + offset);
}

436 437 438 439 440 441 442
static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
			  u32 set)
{
	sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
		     enum_index);
}

443
static bool sh_eth_is_gether(struct sh_eth_private *mdp)
444
{
445
	return mdp->reg_offset == sh_eth_offset_gigabit;
446 447
}

S
Simon Horman 已提交
448 449 450 451 452
static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
{
	return mdp->reg_offset == sh_eth_offset_fast_rz;
}

453
static void sh_eth_select_mii(struct net_device *ndev)
454 455
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
456
	u32 value;
457 458 459 460 461 462 463 464 465 466 467 468

	switch (mdp->phy_interface) {
	case PHY_INTERFACE_MODE_GMII:
		value = 0x2;
		break;
	case PHY_INTERFACE_MODE_MII:
		value = 0x1;
		break;
	case PHY_INTERFACE_MODE_RMII:
		value = 0x0;
		break;
	default:
469 470
		netdev_warn(ndev,
			    "PHY interface mode was not setup. Set to MII.\n");
471 472 473 474 475 476 477
		value = 0x1;
		break;
	}

	sh_eth_write(ndev, value, RMII_MII);
}

478
static void sh_eth_set_duplex(struct net_device *ndev)
479 480 481
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

482
	sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
483 484
}

485 486 487 488 489
static void sh_eth_chip_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	/* reset device */
490
	sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
491 492 493
	mdelay(1);
}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
static void sh_eth_set_rate_gether(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, GECMR_10, GECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, GECMR_100, GECMR);
		break;
	case 1000: /* 1000BASE */
		sh_eth_write(ndev, GECMR_1000, GECMR);
		break;
	}
}

511 512 513 514 515 516 517 518 519 520
#ifdef CONFIG_OF
/* R7S72100 */
static struct sh_eth_cpu_data r7s72100_data = {
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,

	.register_type	= SH_ETH_REG_FAST_RZ,

	.ecsr_value	= ECSR_ICD,
	.ecsipr_value	= ECSIPR_ICDIP,
521
	.eesipr_value	= 0xe77f009f,
522 523 524 525

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
526
			  EESR_TDE,
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
	.fdr_value	= 0x0000070f,

	.no_psr		= 1,
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
	.hw_crc		= 1,
	.tsu		= 1,
	.shift_rd0	= 1,
};
542 543 544

static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
{
545
	sh_eth_chip_reset(ndev);
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564

	sh_eth_select_mii(ndev);
}

/* R8A7740 */
static struct sh_eth_cpu_data r8a7740_data = {
	.chip_reset	= sh_eth_chip_reset_r8a7740,
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_gether,

	.register_type	= SH_ETH_REG_GIGABIT,

	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
565
			  EESR_TDE,
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
	.fdr_value	= 0x0000070f,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
	.select_mii	= 1,
	.shift_rd0	= 1,
};
581

582
/* There is CPU dependent code */
583
static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
584 585
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
586

587 588
	switch (mdp->speed) {
	case 10: /* 10BASE */
589
		sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
590 591
		break;
	case 100:/* 100BASE */
592
		sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
593 594 595 596
		break;
	}
}

S
Sergei Shtylyov 已提交
597
/* R8A7778/9 */
598
static struct sh_eth_cpu_data r8a777x_data = {
599
	.set_duplex	= sh_eth_set_duplex,
600
	.set_rate	= sh_eth_set_rate_r8a777x,
601

602 603
	.register_type	= SH_ETH_REG_FAST_RCAR,

604 605 606 607 608
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
609
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
610
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
611
	.fdr_value	= 0x00000f0f,
612 613 614 615 616 617 618

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};

S
Sergei Shtylyov 已提交
619 620
/* R8A7790/1 */
static struct sh_eth_cpu_data r8a779x_data = {
621 622 623
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_r8a777x,

624 625
	.register_type	= SH_ETH_REG_FAST_RCAR,

626 627 628 629 630
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
631
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
632
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
633
	.fdr_value	= 0x00000f0f,
634

635 636
	.trscer_err_mask = DESC_I_RINT8,

637 638 639 640 641 642
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.rmiimode	= 1,
};
643
#endif /* CONFIG_OF */
644

645
static void sh_eth_set_rate_sh7724(struct net_device *ndev)
646 647
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
648 649 650

	switch (mdp->speed) {
	case 10: /* 10BASE */
651
		sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
652 653
		break;
	case 100:/* 100BASE */
654
		sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
655 656 657 658 659
		break;
	}
}

/* SH7724 */
660
static struct sh_eth_cpu_data sh7724_data = {
661
	.set_duplex	= sh_eth_set_duplex,
662
	.set_rate	= sh_eth_set_rate_sh7724,
663

664 665
	.register_type	= SH_ETH_REG_FAST_SH4,

666 667
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
668
	.eesipr_value	= 0x01ff009f,
669 670

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
671
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
672
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
673 674 675 676 677

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
678 679
	.rpadir		= 1,
	.rpadir_value	= 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
680
};
681

682
static void sh_eth_set_rate_sh7757(struct net_device *ndev)
683 684 685 686 687
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
688
		sh_eth_write(ndev, 0, RTRATE);
689 690
		break;
	case 100:/* 100BASE */
691
		sh_eth_write(ndev, 1, RTRATE);
692 693 694 695 696
		break;
	}
}

/* SH7757 */
697 698 699
static struct sh_eth_cpu_data sh7757_data = {
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_sh7757,
700

701 702
	.register_type	= SH_ETH_REG_FAST_SH4,

703 704 705
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
706
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
707
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
708

709
	.irq_flags	= IRQF_SHARED,
710 711 712 713 714
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.no_ade		= 1,
715 716
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
717
	.rtrate		= 1,
718
};
719

720
#define SH_GIGA_ETH_BASE	0xfee00000UL
721 722 723 724
#define GIGA_MALR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
#define GIGA_MAHR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
static void sh_eth_chip_reset_giga(struct net_device *ndev)
{
725
	u32 mahr[2], malr[2];
726
	int i;
727 728 729

	/* save MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
730 731
		malr[i] = ioread32((void *)GIGA_MALR(i));
		mahr[i] = ioread32((void *)GIGA_MAHR(i));
732 733
	}

734
	sh_eth_chip_reset(ndev);
735 736 737

	/* restore MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
738 739
		iowrite32(malr[i], (void *)GIGA_MALR(i));
		iowrite32(mahr[i], (void *)GIGA_MAHR(i));
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	}
}

static void sh_eth_set_rate_giga(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, 0x00000000, GECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, 0x00000010, GECMR);
		break;
	case 1000: /* 1000BASE */
		sh_eth_write(ndev, 0x00000020, GECMR);
		break;
	}
}

/* SH7757(GETHERC) */
761
static struct sh_eth_cpu_data sh7757_data_giga = {
762
	.chip_reset	= sh_eth_chip_reset_giga,
763
	.set_duplex	= sh_eth_set_duplex,
764 765
	.set_rate	= sh_eth_set_rate_giga,

766 767
	.register_type	= SH_ETH_REG_GIGABIT,

768 769 770 771 772
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
773 774
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
775
			  EESR_TDE,
776 777
	.fdr_value	= 0x0000072f,

778
	.irq_flags	= IRQF_SHARED,
779 780 781 782 783 784 785 786 787
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
788
	.tsu		= 1,
789 790
};

791 792
/* SH7734 */
static struct sh_eth_cpu_data sh7734_data = {
793 794
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
795 796
	.set_rate	= sh_eth_set_rate_gether,

797 798
	.register_type	= SH_ETH_REG_GIGABIT,

799 800 801 802 803
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
804 805
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
806
			  EESR_TDE,
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
	.hw_crc		= 1,
	.select_mii	= 1,
};

/* SH7763 */
static struct sh_eth_cpu_data sh7763_data = {
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_gether,
825

826 827
	.register_type	= SH_ETH_REG_GIGABIT,

828 829 830 831 832
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
S
Sergei Shtylyov 已提交
833
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
834
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
835 836 837 838 839 840 841 842

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
843
	.tsu		= 1,
844
	.irq_flags	= IRQF_SHARED,
845 846
};

847
static struct sh_eth_cpu_data sh7619_data = {
848 849
	.register_type	= SH_ETH_REG_FAST_SH3_SH2,

850 851 852 853 854 855 856
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};
857 858

static struct sh_eth_cpu_data sh771x_data = {
859 860
	.register_type	= SH_ETH_REG_FAST_SH3_SH2,

861
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
862
	.tsu		= 1,
863 864 865 866 867 868 869 870 871 872 873
};

static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
{
	if (!cd->ecsr_value)
		cd->ecsr_value = DEFAULT_ECSR_INIT;

	if (!cd->ecsipr_value)
		cd->ecsipr_value = DEFAULT_ECSIPR_INIT;

	if (!cd->fcftr_value)
S
Sergei Shtylyov 已提交
874
		cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
875 876 877 878 879 880 881 882 883 884
				  DEFAULT_FIFO_F_D_RFD;

	if (!cd->fdr_value)
		cd->fdr_value = DEFAULT_FDR_INIT;

	if (!cd->tx_check)
		cd->tx_check = DEFAULT_TX_CHECK;

	if (!cd->eesr_err_check)
		cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
885 886 887

	if (!cd->trscer_err_mask)
		cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
888 889
}

890 891 892 893 894 895
static int sh_eth_check_reset(struct net_device *ndev)
{
	int ret = 0;
	int cnt = 100;

	while (cnt > 0) {
896
		if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
897 898 899 900
			break;
		mdelay(1);
		cnt--;
	}
901
	if (cnt <= 0) {
902
		netdev_err(ndev, "Device reset failed\n");
903 904 905
		ret = -ETIMEDOUT;
	}
	return ret;
906
}
907 908 909 910 911 912

static int sh_eth_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret = 0;

S
Simon Horman 已提交
913
	if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
914
		sh_eth_write(ndev, EDSR_ENALL, EDSR);
915
		sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
916 917 918

		ret = sh_eth_check_reset(ndev);
		if (ret)
919
			return ret;
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938

		/* Table Init */
		sh_eth_write(ndev, 0x0, TDLAR);
		sh_eth_write(ndev, 0x0, TDFAR);
		sh_eth_write(ndev, 0x0, TDFXR);
		sh_eth_write(ndev, 0x0, TDFFR);
		sh_eth_write(ndev, 0x0, RDLAR);
		sh_eth_write(ndev, 0x0, RDFAR);
		sh_eth_write(ndev, 0x0, RDFXR);
		sh_eth_write(ndev, 0x0, RDFFR);

		/* Reset HW CRC register */
		if (mdp->cd->hw_crc)
			sh_eth_write(ndev, 0x0, CSMR);

		/* Select MII mode */
		if (mdp->cd->select_mii)
			sh_eth_select_mii(ndev);
	} else {
939
		sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
940
		mdelay(3);
941
		sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
942 943 944 945
	}

	return ret;
}
946 947 948

static void sh_eth_set_receive_align(struct sk_buff *skb)
{
949
	uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
950 951

	if (reserve)
952
		skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
953 954
}

S
Sergei Shtylyov 已提交
955
/* Program the hardware MAC address from dev->dev_addr. */
956 957
static void update_mac_address(struct net_device *ndev)
{
958
	sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
959 960
		     (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
		     (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
961
	sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
962
		     (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
963 964
}

S
Sergei Shtylyov 已提交
965
/* Get MAC address from SuperH MAC address register
966 967 968 969 970 971
 *
 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
 * When you want use this device, you must set MAC address in bootloader.
 *
 */
972
static void read_mac_address(struct net_device *ndev, unsigned char *mac)
973
{
974
	if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
975
		memcpy(ndev->dev_addr, mac, ETH_ALEN);
976
	} else {
977 978 979 980 981 982 983 984 985
		u32 mahr = sh_eth_read(ndev, MAHR);
		u32 malr = sh_eth_read(ndev, MALR);

		ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
		ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
		ndev->dev_addr[2] = (mahr >>  8) & 0xFF;
		ndev->dev_addr[3] = (mahr >>  0) & 0xFF;
		ndev->dev_addr[4] = (malr >>  8) & 0xFF;
		ndev->dev_addr[5] = (malr >>  0) & 0xFF;
986
	}
987 988
}

989
static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
990
{
S
Simon Horman 已提交
991
	if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
992 993 994 995 996
		return EDTRR_TRNS_GETHER;
	else
		return EDTRR_TRNS_ETHER;
}

997
struct bb_info {
Y
Yoshihiro Shimoda 已提交
998
	void (*set_gate)(void *addr);
999
	struct mdiobb_ctrl ctrl;
Y
Yoshihiro Shimoda 已提交
1000
	void *addr;
1001 1002
};

1003
static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
1004 1005
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1006
	u32 pir;
1007 1008 1009 1010

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1011
	pir = ioread32(bitbang->addr);
1012
	if (set)
1013
		pir |=  mask;
1014
	else
1015 1016
		pir &= ~mask;
	iowrite32(pir, bitbang->addr);
1017 1018 1019 1020 1021 1022
}

/* Data I/O pin control */
static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
	sh_mdio_ctrl(ctrl, PIR_MMD, bit);
1023 1024 1025 1026 1027
}

/* Set bit data*/
static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
{
1028
	sh_mdio_ctrl(ctrl, PIR_MDO, bit);
1029 1030 1031 1032 1033 1034
}

/* Get bit data*/
static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1035 1036 1037 1038

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1039
	return (ioread32(bitbang->addr) & PIR_MDI) != 0;
1040 1041 1042 1043 1044
}

/* MDC pin control */
static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
1045
	sh_mdio_ctrl(ctrl, PIR_MDC, bit);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
}

/* mdio bus control struct */
static struct mdiobb_ops bb_ops = {
	.owner = THIS_MODULE,
	.set_mdc = sh_mdc_ctrl,
	.set_mdio_dir = sh_mmd_ctrl,
	.set_mdio_data = sh_set_mdio,
	.get_mdio_data = sh_get_mdio,
};

/* free skb and descriptor buffer */
static void sh_eth_ring_free(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
1061
	int ringsize, i;
1062 1063 1064

	/* Free Rx skb ringbuffer */
	if (mdp->rx_skbuff) {
1065 1066
		for (i = 0; i < mdp->num_rx_ring; i++)
			dev_kfree_skb(mdp->rx_skbuff[i]);
1067 1068
	}
	kfree(mdp->rx_skbuff);
1069
	mdp->rx_skbuff = NULL;
1070 1071 1072

	/* Free Tx skb ringbuffer */
	if (mdp->tx_skbuff) {
1073 1074
		for (i = 0; i < mdp->num_tx_ring; i++)
			dev_kfree_skb(mdp->tx_skbuff[i]);
1075 1076
	}
	kfree(mdp->tx_skbuff);
1077
	mdp->tx_skbuff = NULL;
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091

	if (mdp->rx_ring) {
		ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
		dma_free_coherent(NULL, ringsize, mdp->rx_ring,
				  mdp->rx_desc_dma);
		mdp->rx_ring = NULL;
	}

	if (mdp->tx_ring) {
		ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
		dma_free_coherent(NULL, ringsize, mdp->tx_ring,
				  mdp->tx_desc_dma);
		mdp->tx_ring = NULL;
	}
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
}

/* format skb and descriptor buffer */
static void sh_eth_ring_format(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;
	struct sk_buff *skb;
	struct sh_eth_rxdesc *rxdesc = NULL;
	struct sh_eth_txdesc *txdesc = NULL;
1102 1103
	int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
	int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
1104
	int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
1105
	dma_addr_t dma_addr;
1106
	u32 buf_len;
1107

S
Sergei Shtylyov 已提交
1108 1109 1110 1111
	mdp->cur_rx = 0;
	mdp->cur_tx = 0;
	mdp->dirty_rx = 0;
	mdp->dirty_tx = 0;
1112 1113 1114 1115

	memset(mdp->rx_ring, 0, rx_ringsize);

	/* build Rx ring buffer */
1116
	for (i = 0; i < mdp->num_rx_ring; i++) {
1117 1118
		/* skb */
		mdp->rx_skbuff[i] = NULL;
1119
		skb = netdev_alloc_skb(ndev, skbuff_size);
1120 1121
		if (skb == NULL)
			break;
1122 1123
		sh_eth_set_receive_align(skb);

1124
		/* The size of the buffer is a multiple of 32 bytes. */
1125 1126
		buf_len = ALIGN(mdp->rx_buf_sz, 32);
		dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
1127 1128 1129 1130 1131 1132
					  DMA_FROM_DEVICE);
		if (dma_mapping_error(&ndev->dev, dma_addr)) {
			kfree_skb(skb);
			break;
		}
		mdp->rx_skbuff[i] = skb;
1133 1134 1135 1136

		/* RX descriptor */
		rxdesc = &mdp->rx_ring[i];
		rxdesc->len = cpu_to_le32(buf_len << 16);
1137 1138
		rxdesc->addr = cpu_to_le32(dma_addr);
		rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
1139

1140 1141
		/* Rx descriptor address set */
		if (i == 0) {
1142
			sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
S
Simon Horman 已提交
1143 1144
			if (sh_eth_is_gether(mdp) ||
			    sh_eth_is_rz_fast_ether(mdp))
1145
				sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
1146
		}
1147 1148
	}

1149
	mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
1150 1151

	/* Mark the last entry as wrapping the ring. */
1152 1153
	if (rxdesc)
		rxdesc->status |= cpu_to_le32(RD_RDLE);
1154 1155 1156 1157

	memset(mdp->tx_ring, 0, tx_ringsize);

	/* build Tx ring buffer */
1158
	for (i = 0; i < mdp->num_tx_ring; i++) {
1159 1160
		mdp->tx_skbuff[i] = NULL;
		txdesc = &mdp->tx_ring[i];
1161 1162
		txdesc->status = cpu_to_le32(TD_TFP);
		txdesc->len = cpu_to_le32(0);
1163
		if (i == 0) {
1164
			/* Tx descriptor address set */
1165
			sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
S
Simon Horman 已提交
1166 1167
			if (sh_eth_is_gether(mdp) ||
			    sh_eth_is_rz_fast_ether(mdp))
1168
				sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
1169
		}
1170 1171
	}

1172
	txdesc->status |= cpu_to_le32(TD_TDLE);
1173 1174 1175 1176 1177 1178
}

/* Get skb and descriptor buffer */
static int sh_eth_ring_init(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
1179
	int rx_ringsize, tx_ringsize;
1180

S
Sergei Shtylyov 已提交
1181
	/* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1182 1183 1184 1185 1186 1187
	 * card needs room to do 8 byte alignment, +2 so we can reserve
	 * the first 2 bytes, and +16 gets room for the status word from the
	 * card.
	 */
	mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
			  (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
1188 1189
	if (mdp->cd->rpadir)
		mdp->rx_buf_sz += NET_IP_ALIGN;
1190 1191

	/* Allocate RX and TX skb rings */
1192 1193
	mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
				 GFP_KERNEL);
1194 1195
	if (!mdp->rx_skbuff)
		return -ENOMEM;
1196

1197 1198
	mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
				 GFP_KERNEL);
1199
	if (!mdp->tx_skbuff)
1200
		goto ring_free;
1201 1202

	/* Allocate all Rx descriptors. */
1203
	rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1204
	mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
1205
					  GFP_KERNEL);
1206
	if (!mdp->rx_ring)
1207
		goto ring_free;
1208 1209 1210 1211

	mdp->dirty_rx = 0;

	/* Allocate all Tx descriptors. */
1212
	tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1213
	mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
1214
					  GFP_KERNEL);
1215
	if (!mdp->tx_ring)
1216
		goto ring_free;
1217
	return 0;
1218

1219 1220
ring_free:
	/* Free Rx and Tx skb ring buffer and DMA buffer */
1221 1222
	sh_eth_ring_free(ndev);

1223
	return -ENOMEM;
1224 1225
}

1226
static int sh_eth_dev_init(struct net_device *ndev)
1227 1228
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
1229
	int ret;
1230 1231

	/* Soft Reset */
1232 1233
	ret = sh_eth_reset(ndev);
	if (ret)
1234
		return ret;
1235

1236 1237 1238
	if (mdp->cd->rmiimode)
		sh_eth_write(ndev, 0x1, RMIIMODE);

1239 1240
	/* Descriptor format */
	sh_eth_ring_format(ndev);
1241
	if (mdp->cd->rpadir)
1242
		sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
1243 1244

	/* all sh_eth int mask */
1245
	sh_eth_write(ndev, 0, EESIPR);
1246

1247
#if defined(__LITTLE_ENDIAN)
1248
	if (mdp->cd->hw_swap)
1249
		sh_eth_write(ndev, EDMR_EL, EDMR);
1250
	else
1251
#endif
1252
		sh_eth_write(ndev, 0, EDMR);
1253

1254
	/* FIFO size set */
1255 1256
	sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
	sh_eth_write(ndev, 0, TFTR);
1257

1258 1259
	/* Frame recv control (enable multiple-packets per rx irq) */
	sh_eth_write(ndev, RMCR_RNC, RMCR);
1260

1261
	sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
1262

1263
	if (mdp->cd->bculr)
1264
		sh_eth_write(ndev, 0x800, BCULR);	/* Burst sycle set */
1265

1266
	sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
1267

1268
	if (!mdp->cd->no_trimd)
1269
		sh_eth_write(ndev, 0, TRIMD);
1270

1271
	/* Recv frame limit set register */
1272 1273
	sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
		     RFLR);
1274

1275
	sh_eth_modify(ndev, EESR, 0, 0);
1276 1277
	mdp->irq_enabled = true;
	sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1278 1279

	/* PAUSE Prohibition */
1280 1281
	sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
		     ECMR_TE | ECMR_RE, ECMR);
1282

1283 1284 1285
	if (mdp->cd->set_rate)
		mdp->cd->set_rate(ndev);

1286
	/* E-MAC Status Register clear */
1287
	sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
1288 1289

	/* E-MAC Interrupt Enable register */
1290
	sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
1291 1292 1293 1294 1295

	/* Set MAC address */
	update_mac_address(ndev);

	/* mask reset */
1296
	if (mdp->cd->apr)
1297
		sh_eth_write(ndev, APR_AP, APR);
1298
	if (mdp->cd->mpr)
1299
		sh_eth_write(ndev, MPR_MP, MPR);
1300
	if (mdp->cd->tpauser)
1301
		sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
1302

1303 1304
	/* Setting the Rx mode will start the Rx process. */
	sh_eth_write(ndev, EDRRR_R, EDRRR);
1305 1306 1307 1308

	return ret;
}

1309 1310 1311 1312 1313 1314 1315 1316 1317
static void sh_eth_dev_exit(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;

	/* Deactivate all TX descriptors, so DMA should stop at next
	 * packet boundary if it's currently running
	 */
	for (i = 0; i < mdp->num_tx_ring; i++)
1318
		mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333

	/* Disable TX FIFO egress to MAC */
	sh_eth_rcv_snd_disable(ndev);

	/* Stop RX DMA at next packet boundary */
	sh_eth_write(ndev, 0, EDRRR);

	/* Aside from TX DMA, we can't tell when the hardware is
	 * really stopped, so we need to reset to make sure.
	 * Before doing that, wait for long enough to *probably*
	 * finish transmitting the last packet and poll stats.
	 */
	msleep(2); /* max frame time at 10 Mbps < 1250 us */
	sh_eth_get_stats(ndev);
	sh_eth_reset(ndev);
1334 1335 1336

	/* Set MAC address again */
	update_mac_address(ndev);
1337 1338
}

1339 1340 1341 1342 1343
/* free Tx skb function */
static int sh_eth_txfree(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
S
Sergei Shtylyov 已提交
1344
	int free_num = 0;
1345
	int entry;
1346 1347

	for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1348
		entry = mdp->dirty_tx % mdp->num_tx_ring;
1349
		txdesc = &mdp->tx_ring[entry];
1350
		if (txdesc->status & cpu_to_le32(TD_TACT))
1351
			break;
1352
		/* TACT bit must be checked before all the following reads */
S
Sergei Shtylyov 已提交
1353
		dma_rmb();
1354 1355
		netif_info(mdp, tx_done, ndev,
			   "tx entry %d status 0x%08x\n",
1356
			   entry, le32_to_cpu(txdesc->status));
1357 1358
		/* Free the original skb. */
		if (mdp->tx_skbuff[entry]) {
1359 1360
			dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
					 le32_to_cpu(txdesc->len) >> 16,
1361
					 DMA_TO_DEVICE);
1362 1363
			dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
			mdp->tx_skbuff[entry] = NULL;
S
Sergei Shtylyov 已提交
1364
			free_num++;
1365
		}
1366
		txdesc->status = cpu_to_le32(TD_TFP);
1367
		if (entry >= mdp->num_tx_ring - 1)
1368
			txdesc->status |= cpu_to_le32(TD_TDLE);
1369

1370
		ndev->stats.tx_packets++;
1371
		ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1372
	}
S
Sergei Shtylyov 已提交
1373
	return free_num;
1374 1375 1376
}

/* Packet receive function */
S
Sergei Shtylyov 已提交
1377
static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
1378 1379 1380 1381
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;

1382 1383
	int entry = mdp->cur_rx % mdp->num_rx_ring;
	int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
1384
	int limit;
1385
	struct sk_buff *skb;
1386
	u32 desc_status;
1387
	int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
1388
	dma_addr_t dma_addr;
1389
	u16 pkt_len;
1390
	u32 buf_len;
1391

1392 1393
	boguscnt = min(boguscnt, *quota);
	limit = boguscnt;
1394
	rxdesc = &mdp->rx_ring[entry];
1395
	while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
1396
		/* RACT bit must be checked before all the following reads */
S
Sergei Shtylyov 已提交
1397
		dma_rmb();
1398 1399
		desc_status = le32_to_cpu(rxdesc->status);
		pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
1400 1401 1402 1403

		if (--boguscnt < 0)
			break;

1404 1405 1406 1407
		netif_info(mdp, rx_status, ndev,
			   "rx entry %d status 0x%08x len %d\n",
			   entry, desc_status, pkt_len);

1408
		if (!(desc_status & RDFEND))
1409
			ndev->stats.rx_length_errors++;
1410

S
Sergei Shtylyov 已提交
1411
		/* In case of almost all GETHER/ETHERs, the Receive Frame State
1412
		 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
1413 1414
		 * bit 0. However, in case of the R8A7740 and R7S72100
		 * the RFS bits are from bit 25 to bit 16. So, the
S
Simon Horman 已提交
1415
		 * driver needs right shifting by 16.
1416
		 */
1417 1418
		if (mdp->cd->shift_rd0)
			desc_status >>= 16;
1419

1420
		skb = mdp->rx_skbuff[entry];
1421 1422
		if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
				   RD_RFS5 | RD_RFS6 | RD_RFS10)) {
1423
			ndev->stats.rx_errors++;
1424
			if (desc_status & RD_RFS1)
1425
				ndev->stats.rx_crc_errors++;
1426
			if (desc_status & RD_RFS2)
1427
				ndev->stats.rx_frame_errors++;
1428
			if (desc_status & RD_RFS3)
1429
				ndev->stats.rx_length_errors++;
1430
			if (desc_status & RD_RFS4)
1431
				ndev->stats.rx_length_errors++;
1432
			if (desc_status & RD_RFS6)
1433
				ndev->stats.rx_missed_errors++;
1434
			if (desc_status & RD_RFS10)
1435
				ndev->stats.rx_over_errors++;
1436
		} else	if (skb) {
1437
			dma_addr = le32_to_cpu(rxdesc->addr);
1438 1439
			if (!mdp->cd->hw_swap)
				sh_eth_soft_swap(
1440
					phys_to_virt(ALIGN(dma_addr, 4)),
1441
					pkt_len + 2);
1442
			mdp->rx_skbuff[entry] = NULL;
1443 1444
			if (mdp->cd->rpadir)
				skb_reserve(skb, NET_IP_ALIGN);
1445
			dma_unmap_single(&ndev->dev, dma_addr,
1446
					 ALIGN(mdp->rx_buf_sz, 32),
1447
					 DMA_FROM_DEVICE);
1448 1449
			skb_put(skb, pkt_len);
			skb->protocol = eth_type_trans(skb, ndev);
1450
			netif_receive_skb(skb);
1451 1452
			ndev->stats.rx_packets++;
			ndev->stats.rx_bytes += pkt_len;
1453 1454
			if (desc_status & RD_RFS8)
				ndev->stats.multicast++;
1455
		}
1456
		entry = (++mdp->cur_rx) % mdp->num_rx_ring;
1457
		rxdesc = &mdp->rx_ring[entry];
1458 1459 1460 1461
	}

	/* Refill the Rx ring buffers. */
	for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
1462
		entry = mdp->dirty_rx % mdp->num_rx_ring;
1463
		rxdesc = &mdp->rx_ring[entry];
1464
		/* The size of the buffer is 32 byte boundary. */
1465
		buf_len = ALIGN(mdp->rx_buf_sz, 32);
1466
		rxdesc->len = cpu_to_le32(buf_len << 16);
1467

1468
		if (mdp->rx_skbuff[entry] == NULL) {
1469
			skb = netdev_alloc_skb(ndev, skbuff_size);
1470 1471
			if (skb == NULL)
				break;	/* Better luck next round. */
1472
			sh_eth_set_receive_align(skb);
1473
			dma_addr = dma_map_single(&ndev->dev, skb->data,
1474
						  buf_len, DMA_FROM_DEVICE);
1475 1476 1477 1478 1479
			if (dma_mapping_error(&ndev->dev, dma_addr)) {
				kfree_skb(skb);
				break;
			}
			mdp->rx_skbuff[entry] = skb;
1480

1481
			skb_checksum_none_assert(skb);
1482
			rxdesc->addr = cpu_to_le32(dma_addr);
1483
		}
S
Sergei Shtylyov 已提交
1484
		dma_wmb(); /* RACT bit must be set after all the above writes */
1485
		if (entry >= mdp->num_rx_ring - 1)
1486
			rxdesc->status |=
1487
				cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
1488
		else
1489
			rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
1490 1491 1492 1493
	}

	/* Restart Rx engine if stopped. */
	/* If we don't need to check status, don't. -KDU */
1494
	if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
1495
		/* fix the values for the next receiving if RDE is set */
1496 1497
		if (intr_status & EESR_RDE &&
		    mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
S
Sergei Shtylyov 已提交
1498 1499 1500 1501 1502 1503
			u32 count = (sh_eth_read(ndev, RDFAR) -
				     sh_eth_read(ndev, RDLAR)) >> 4;

			mdp->cur_rx = count;
			mdp->dirty_rx = count;
		}
1504
		sh_eth_write(ndev, EDRRR_R, EDRRR);
1505
	}
1506

1507 1508
	*quota -= limit - boguscnt - 1;

1509
	return *quota <= 0;
1510 1511
}

1512
static void sh_eth_rcv_snd_disable(struct net_device *ndev)
1513 1514
{
	/* disable tx and rx */
1515
	sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
1516 1517
}

1518
static void sh_eth_rcv_snd_enable(struct net_device *ndev)
1519 1520
{
	/* enable tx and rx */
1521
	sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
1522 1523
}

1524 1525
/* E-MAC interrupt handler */
static void sh_eth_emac_interrupt(struct net_device *ndev)
1526 1527 1528
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 felic_stat;
1529
	u32 link_stat;
1530

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
	felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
	sh_eth_write(ndev, felic_stat, ECSR);	/* clear int */
	if (felic_stat & ECSR_ICD)
		ndev->stats.tx_carrier_errors++;
	if (felic_stat & ECSR_LCHNG) {
		/* Link Changed */
		if (mdp->cd->no_psr || mdp->no_ether_link)
			return;
		link_stat = sh_eth_read(ndev, PSR);
		if (mdp->ether_link_active_low)
			link_stat = ~link_stat;
		if (!(link_stat & PHY_ST_LINK)) {
			sh_eth_rcv_snd_disable(ndev);
		} else {
			/* Link Up */
			sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
			/* clear int */
			sh_eth_modify(ndev, ECSR, 0, 0);
			sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, DMAC_M_ECI);
			/* enable tx and rx */
			sh_eth_rcv_snd_enable(ndev);
1552 1553
		}
	}
1554 1555 1556 1557 1558 1559 1560
}

/* error control function */
static void sh_eth_error(struct net_device *ndev, u32 intr_status)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 mask;
1561 1562

	if (intr_status & EESR_TWB) {
1563 1564
		/* Unused write back interrupt */
		if (intr_status & EESR_TABT) {	/* Transmit Abort int */
1565
			ndev->stats.tx_aborted_errors++;
1566
			netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
1567
		}
1568 1569 1570 1571 1572 1573
	}

	if (intr_status & EESR_RABT) {
		/* Receive Abort int */
		if (intr_status & EESR_RFRMER) {
			/* Receive Frame Overflow int */
1574
			ndev->stats.rx_frame_errors++;
1575 1576
		}
	}
1577

1578 1579
	if (intr_status & EESR_TDE) {
		/* Transmit Descriptor Empty int */
1580
		ndev->stats.tx_fifo_errors++;
1581
		netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
1582 1583 1584 1585
	}

	if (intr_status & EESR_TFE) {
		/* FIFO under flow */
1586
		ndev->stats.tx_fifo_errors++;
1587
		netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
1588 1589 1590 1591
	}

	if (intr_status & EESR_RDE) {
		/* Receive Descriptor Empty int */
1592
		ndev->stats.rx_over_errors++;
1593
	}
1594

1595 1596
	if (intr_status & EESR_RFE) {
		/* Receive FIFO Overflow int */
1597
		ndev->stats.rx_fifo_errors++;
1598 1599 1600 1601
	}

	if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
		/* Address Error */
1602
		ndev->stats.tx_fifo_errors++;
1603
		netif_err(mdp, tx_err, ndev, "Address Error\n");
1604
	}
1605 1606 1607 1608 1609

	mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
	if (mdp->cd->no_ade)
		mask &= ~EESR_ADE;
	if (intr_status & mask) {
1610
		/* Tx error */
1611
		u32 edtrr = sh_eth_read(ndev, EDTRR);
1612

1613
		/* dmesg */
1614 1615 1616
		netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
			   intr_status, mdp->cur_tx, mdp->dirty_tx,
			   (u32)ndev->state, edtrr);
1617 1618 1619 1620
		/* dirty buffer free */
		sh_eth_txfree(ndev);

		/* SH7712 BUG */
1621
		if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
1622
			/* tx dma start */
1623
			sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
		}
		/* wakeup */
		netif_wake_queue(ndev);
	}
}

static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
{
	struct net_device *ndev = netdev;
	struct sh_eth_private *mdp = netdev_priv(ndev);
1634
	struct sh_eth_cpu_data *cd = mdp->cd;
1635
	irqreturn_t ret = IRQ_NONE;
1636
	u32 intr_status, intr_enable;
1637 1638 1639

	spin_lock(&mdp->lock);

1640
	/* Get interrupt status */
1641
	intr_status = sh_eth_read(ndev, EESR);
1642 1643 1644 1645 1646
	/* Mask it with the interrupt mask, forcing ECI interrupt  to be always
	 * enabled since it's the one that  comes  thru regardless of the mask,
	 * and  we need to fully handle it  in sh_eth_emac_interrupt() in order
	 * to quench it as it doesn't get cleared by just writing 1 to the  ECI
	 * bit...
1647
	 */
S
Sergei Shtylyov 已提交
1648 1649
	intr_enable = sh_eth_read(ndev, EESIPR);
	intr_status &= intr_enable | DMAC_M_ECI;
1650 1651
	if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
			   cd->eesr_err_check))
1652
		ret = IRQ_HANDLED;
S
Sergei Shtylyov 已提交
1653
	else
1654 1655 1656 1657 1658 1659
		goto out;

	if (!likely(mdp->irq_enabled)) {
		sh_eth_write(ndev, 0, EESIPR);
		goto out;
	}
1660

S
Sergei Shtylyov 已提交
1661 1662 1663 1664 1665 1666 1667
	if (intr_status & EESR_RX_CHECK) {
		if (napi_schedule_prep(&mdp->napi)) {
			/* Mask Rx interrupts */
			sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
				     EESIPR);
			__napi_schedule(&mdp->napi);
		} else {
1668
			netdev_warn(ndev,
1669
				    "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
1670
				    intr_status, intr_enable);
S
Sergei Shtylyov 已提交
1671 1672
		}
	}
1673

1674
	/* Tx Check */
1675
	if (intr_status & cd->tx_check) {
S
Sergei Shtylyov 已提交
1676 1677 1678
		/* Clear Tx interrupts */
		sh_eth_write(ndev, intr_status & cd->tx_check, EESR);

1679 1680 1681 1682
		sh_eth_txfree(ndev);
		netif_wake_queue(ndev);
	}

1683 1684 1685 1686
	/* E-MAC interrupt */
	if (intr_status & EESR_ECI)
		sh_eth_emac_interrupt(ndev);

S
Sergei Shtylyov 已提交
1687 1688 1689 1690
	if (intr_status & cd->eesr_err_check) {
		/* Clear error interrupts */
		sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);

1691
		sh_eth_error(ndev, intr_status);
S
Sergei Shtylyov 已提交
1692
	}
1693

1694
out:
1695 1696
	spin_unlock(&mdp->lock);

1697
	return ret;
1698 1699
}

S
Sergei Shtylyov 已提交
1700 1701 1702 1703 1704 1705
static int sh_eth_poll(struct napi_struct *napi, int budget)
{
	struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
						  napi);
	struct net_device *ndev = napi->dev;
	int quota = budget;
1706
	u32 intr_status;
S
Sergei Shtylyov 已提交
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721

	for (;;) {
		intr_status = sh_eth_read(ndev, EESR);
		if (!(intr_status & EESR_RX_CHECK))
			break;
		/* Clear Rx interrupts */
		sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);

		if (sh_eth_rx(ndev, intr_status, &quota))
			goto out;
	}

	napi_complete(napi);

	/* Reenable Rx interrupts */
1722 1723
	if (mdp->irq_enabled)
		sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
S
Sergei Shtylyov 已提交
1724 1725 1726 1727
out:
	return budget - quota;
}

1728 1729 1730 1731
/* PHY state control function */
static void sh_eth_adjust_link(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
1732
	struct phy_device *phydev = ndev->phydev;
1733 1734
	int new_state = 0;

1735
	if (phydev->link) {
1736 1737 1738
		if (phydev->duplex != mdp->duplex) {
			new_state = 1;
			mdp->duplex = phydev->duplex;
1739 1740
			if (mdp->cd->set_duplex)
				mdp->cd->set_duplex(ndev);
1741 1742 1743 1744 1745
		}

		if (phydev->speed != mdp->speed) {
			new_state = 1;
			mdp->speed = phydev->speed;
1746 1747
			if (mdp->cd->set_rate)
				mdp->cd->set_rate(ndev);
1748
		}
1749
		if (!mdp->link) {
1750
			sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
1751 1752
			new_state = 1;
			mdp->link = phydev->link;
1753 1754
			if (mdp->cd->no_psr || mdp->no_ether_link)
				sh_eth_rcv_snd_enable(ndev);
1755 1756 1757
		}
	} else if (mdp->link) {
		new_state = 1;
1758
		mdp->link = 0;
1759 1760
		mdp->speed = 0;
		mdp->duplex = -1;
1761 1762
		if (mdp->cd->no_psr || mdp->no_ether_link)
			sh_eth_rcv_snd_disable(ndev);
1763 1764
	}

1765
	if (new_state && netif_msg_link(mdp))
1766 1767 1768 1769 1770 1771
		phy_print_status(phydev);
}

/* PHY init function */
static int sh_eth_phy_init(struct net_device *ndev)
{
B
Ben Dooks 已提交
1772
	struct device_node *np = ndev->dev.parent->of_node;
1773
	struct sh_eth_private *mdp = netdev_priv(ndev);
1774
	struct phy_device *phydev;
1775

1776
	mdp->link = 0;
1777 1778 1779 1780
	mdp->speed = 0;
	mdp->duplex = -1;

	/* Try connect to PHY */
B
Ben Dooks 已提交
1781 1782 1783 1784 1785 1786 1787 1788
	if (np) {
		struct device_node *pn;

		pn = of_parse_phandle(np, "phy-handle", 0);
		phydev = of_phy_connect(ndev, pn,
					sh_eth_adjust_link, 0,
					mdp->phy_interface);

1789
		of_node_put(pn);
B
Ben Dooks 已提交
1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		if (!phydev)
			phydev = ERR_PTR(-ENOENT);
	} else {
		char phy_id[MII_BUS_ID_SIZE + 3];

		snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
			 mdp->mii_bus->id, mdp->phy_id);

		phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
				     mdp->phy_interface);
	}

1802
	if (IS_ERR(phydev)) {
1803
		netdev_err(ndev, "failed to connect PHY\n");
1804 1805
		return PTR_ERR(phydev);
	}
1806

1807
	phy_attached_info(phydev);
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820

	return 0;
}

/* PHY control start function */
static int sh_eth_phy_start(struct net_device *ndev)
{
	int ret;

	ret = sh_eth_phy_init(ndev);
	if (ret)
		return ret;

1821
	phy_start(ndev->phydev);
1822 1823 1824 1825

	return 0;
}

1826 1827
static int sh_eth_get_link_ksettings(struct net_device *ndev,
				     struct ethtool_link_ksettings *cmd)
1828 1829 1830 1831 1832
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

1833
	if (!ndev->phydev)
1834 1835
		return -ENODEV;

1836
	spin_lock_irqsave(&mdp->lock, flags);
1837
	ret = phy_ethtool_ksettings_get(ndev->phydev, cmd);
1838 1839 1840 1841 1842
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

1843 1844
static int sh_eth_set_link_ksettings(struct net_device *ndev,
				     const struct ethtool_link_ksettings *cmd)
1845 1846 1847 1848 1849
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

1850
	if (!ndev->phydev)
1851 1852
		return -ENODEV;

1853 1854 1855
	spin_lock_irqsave(&mdp->lock, flags);

	/* disable tx and rx */
1856
	sh_eth_rcv_snd_disable(ndev);
1857

1858
	ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
1859 1860 1861
	if (ret)
		goto error_exit;

1862
	if (cmd->base.duplex == DUPLEX_FULL)
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
		mdp->duplex = 1;
	else
		mdp->duplex = 0;

	if (mdp->cd->set_duplex)
		mdp->cd->set_duplex(ndev);

error_exit:
	mdelay(1);

	/* enable tx and rx */
1874
	sh_eth_rcv_snd_enable(ndev);
1875 1876 1877 1878 1879 1880

	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
 * version must be bumped as well.  Just adding registers up to that
 * limit is fine, as long as the existing register indices don't
 * change.
 */
#define SH_ETH_REG_DUMP_VERSION		1
#define SH_ETH_REG_DUMP_MAX_REGS	256

static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_cpu_data *cd = mdp->cd;
	u32 *valid_map;
	size_t len;

	BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);

	/* Dump starts with a bitmap that tells ethtool which
	 * registers are defined for this chip.
	 */
	len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
	if (buf) {
		valid_map = buf;
		buf += len;
	} else {
		valid_map = NULL;
	}

	/* Add a register to the dump, if it has a defined offset.
	 * This automatically skips most undefined registers, but for
	 * some it is also necessary to check a capability flag in
	 * struct sh_eth_cpu_data.
	 */
#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
#define add_reg_from(reg, read_expr) do {				\
		if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) {	\
			if (buf) {					\
				mark_reg_valid(reg);			\
				*buf++ = read_expr;			\
			}						\
			++len;						\
		}							\
	} while (0)
#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))

	add_reg(EDSR);
	add_reg(EDMR);
	add_reg(EDTRR);
	add_reg(EDRRR);
	add_reg(EESR);
	add_reg(EESIPR);
	add_reg(TDLAR);
	add_reg(TDFAR);
	add_reg(TDFXR);
	add_reg(TDFFR);
	add_reg(RDLAR);
	add_reg(RDFAR);
	add_reg(RDFXR);
	add_reg(RDFFR);
	add_reg(TRSCER);
	add_reg(RMFCR);
	add_reg(TFTR);
	add_reg(FDR);
	add_reg(RMCR);
	add_reg(TFUCR);
	add_reg(RFOCR);
	if (cd->rmiimode)
		add_reg(RMIIMODE);
	add_reg(FCFTR);
	if (cd->rpadir)
		add_reg(RPADIR);
	if (!cd->no_trimd)
		add_reg(TRIMD);
	add_reg(ECMR);
	add_reg(ECSR);
	add_reg(ECSIPR);
	add_reg(PIR);
	if (!cd->no_psr)
		add_reg(PSR);
	add_reg(RDMLR);
	add_reg(RFLR);
	add_reg(IPGR);
	if (cd->apr)
		add_reg(APR);
	if (cd->mpr)
		add_reg(MPR);
	add_reg(RFCR);
	add_reg(RFCF);
	if (cd->tpauser)
		add_reg(TPAUSER);
	add_reg(TPAUSECR);
	add_reg(GECMR);
	if (cd->bculr)
		add_reg(BCULR);
	add_reg(MAHR);
	add_reg(MALR);
	add_reg(TROCR);
	add_reg(CDCR);
	add_reg(LCCR);
	add_reg(CNDCR);
	add_reg(CEFCR);
	add_reg(FRECR);
	add_reg(TSFRCR);
	add_reg(TLFRCR);
	add_reg(CERCR);
	add_reg(CEECR);
	add_reg(MAFCR);
	if (cd->rtrate)
		add_reg(RTRATE);
	if (cd->hw_crc)
		add_reg(CSMR);
	if (cd->select_mii)
		add_reg(RMII_MII);
	add_reg(ARSTR);
	if (cd->tsu) {
		add_tsu_reg(TSU_CTRST);
		add_tsu_reg(TSU_FWEN0);
		add_tsu_reg(TSU_FWEN1);
		add_tsu_reg(TSU_FCM);
		add_tsu_reg(TSU_BSYSL0);
		add_tsu_reg(TSU_BSYSL1);
		add_tsu_reg(TSU_PRISL0);
		add_tsu_reg(TSU_PRISL1);
		add_tsu_reg(TSU_FWSL0);
		add_tsu_reg(TSU_FWSL1);
		add_tsu_reg(TSU_FWSLC);
		add_tsu_reg(TSU_QTAG0);
		add_tsu_reg(TSU_QTAG1);
		add_tsu_reg(TSU_QTAGM0);
		add_tsu_reg(TSU_QTAGM1);
		add_tsu_reg(TSU_FWSR);
		add_tsu_reg(TSU_FWINMK);
		add_tsu_reg(TSU_ADQT0);
		add_tsu_reg(TSU_ADQT1);
		add_tsu_reg(TSU_VTAG0);
		add_tsu_reg(TSU_VTAG1);
		add_tsu_reg(TSU_ADSBSY);
		add_tsu_reg(TSU_TEN);
		add_tsu_reg(TSU_POST1);
		add_tsu_reg(TSU_POST2);
		add_tsu_reg(TSU_POST3);
		add_tsu_reg(TSU_POST4);
		if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
			/* This is the start of a table, not just a single
			 * register.
			 */
			if (buf) {
				unsigned int i;

				mark_reg_valid(TSU_ADRH0);
				for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
					*buf++ = ioread32(
						mdp->tsu_addr +
						mdp->reg_offset[TSU_ADRH0] +
						i * 4);
			}
			len += SH_ETH_TSU_CAM_ENTRIES * 2;
		}
	}

#undef mark_reg_valid
#undef add_reg_from
#undef add_reg
#undef add_tsu_reg

	return len * 4;
}

static int sh_eth_get_regs_len(struct net_device *ndev)
{
	return __sh_eth_get_regs(ndev, NULL);
}

static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
			    void *buf)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	regs->version = SH_ETH_REG_DUMP_VERSION;

	pm_runtime_get_sync(&mdp->pdev->dev);
	__sh_eth_get_regs(ndev, buf);
	pm_runtime_put_sync(&mdp->pdev->dev);
}

2067 2068 2069 2070 2071 2072
static int sh_eth_nway_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

2073
	if (!ndev->phydev)
2074 2075
		return -ENODEV;

2076
	spin_lock_irqsave(&mdp->lock, flags);
2077
	ret = phy_start_aneg(ndev->phydev);
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static u32 sh_eth_get_msglevel(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	return mdp->msg_enable;
}

static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	mdp->msg_enable = value;
}

static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
	"rx_current", "tx_current",
	"rx_dirty", "tx_dirty",
};
#define SH_ETH_STATS_LEN  ARRAY_SIZE(sh_eth_gstrings_stats)

static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
{
	switch (sset) {
	case ETH_SS_STATS:
		return SH_ETH_STATS_LEN;
	default:
		return -EOPNOTSUPP;
	}
}

static void sh_eth_get_ethtool_stats(struct net_device *ndev,
S
Sergei Shtylyov 已提交
2112
				     struct ethtool_stats *stats, u64 *data)
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i = 0;

	/* device-specific stats */
	data[i++] = mdp->cur_rx;
	data[i++] = mdp->cur_tx;
	data[i++] = mdp->dirty_rx;
	data[i++] = mdp->dirty_tx;
}

static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
{
	switch (stringset) {
	case ETH_SS_STATS:
		memcpy(data, *sh_eth_gstrings_stats,
S
Sergei Shtylyov 已提交
2129
		       sizeof(sh_eth_gstrings_stats));
2130 2131 2132 2133
		break;
	}
}

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
static void sh_eth_get_ringparam(struct net_device *ndev,
				 struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	ring->rx_max_pending = RX_RING_MAX;
	ring->tx_max_pending = TX_RING_MAX;
	ring->rx_pending = mdp->num_rx_ring;
	ring->tx_pending = mdp->num_tx_ring;
}

static int sh_eth_set_ringparam(struct net_device *ndev,
				struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret;

	if (ring->tx_pending > TX_RING_MAX ||
	    ring->rx_pending > RX_RING_MAX ||
	    ring->tx_pending < TX_RING_MIN ||
	    ring->rx_pending < RX_RING_MIN)
		return -EINVAL;
	if (ring->rx_mini_pending || ring->rx_jumbo_pending)
		return -EINVAL;

	if (netif_running(ndev)) {
2160
		netif_device_detach(ndev);
2161
		netif_tx_disable(ndev);
2162 2163 2164 2165 2166 2167 2168

		/* Serialise with the interrupt handler and NAPI, then
		 * disable interrupts.  We have to clear the
		 * irq_enabled flag first to ensure that interrupts
		 * won't be re-enabled.
		 */
		mdp->irq_enabled = false;
2169
		synchronize_irq(ndev->irq);
2170
		napi_synchronize(&mdp->napi);
2171 2172
		sh_eth_write(ndev, 0x0000, EESIPR);

2173
		sh_eth_dev_exit(ndev);
2174

2175
		/* Free all the skbuffs in the Rx queue and the DMA buffers. */
2176 2177
		sh_eth_ring_free(ndev);
	}
2178 2179 2180 2181 2182 2183

	/* Set new parameters */
	mdp->num_rx_ring = ring->rx_pending;
	mdp->num_tx_ring = ring->tx_pending;

	if (netif_running(ndev)) {
2184 2185 2186 2187 2188 2189
		ret = sh_eth_ring_init(ndev);
		if (ret < 0) {
			netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
				   __func__);
			return ret;
		}
2190
		ret = sh_eth_dev_init(ndev);
2191 2192 2193 2194 2195 2196
		if (ret < 0) {
			netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
				   __func__);
			return ret;
		}

2197
		netif_device_attach(ndev);
2198 2199 2200 2201 2202
	}

	return 0;
}

S
stephen hemminger 已提交
2203
static const struct ethtool_ops sh_eth_ethtool_ops = {
2204 2205
	.get_regs_len	= sh_eth_get_regs_len,
	.get_regs	= sh_eth_get_regs,
S
stephen hemminger 已提交
2206
	.nway_reset	= sh_eth_nway_reset,
2207 2208
	.get_msglevel	= sh_eth_get_msglevel,
	.set_msglevel	= sh_eth_set_msglevel,
S
stephen hemminger 已提交
2209
	.get_link	= ethtool_op_get_link,
2210 2211 2212
	.get_strings	= sh_eth_get_strings,
	.get_ethtool_stats  = sh_eth_get_ethtool_stats,
	.get_sset_count     = sh_eth_get_sset_count,
2213 2214
	.get_ringparam	= sh_eth_get_ringparam,
	.set_ringparam	= sh_eth_set_ringparam,
2215 2216
	.get_link_ksettings = sh_eth_get_link_ksettings,
	.set_link_ksettings = sh_eth_set_link_ksettings,
2217 2218
};

2219 2220 2221 2222
/* network device open function */
static int sh_eth_open(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
2223
	int ret;
2224

2225 2226
	pm_runtime_get_sync(&mdp->pdev->dev);

2227 2228
	napi_enable(&mdp->napi);

2229
	ret = request_irq(ndev->irq, sh_eth_interrupt,
2230
			  mdp->cd->irq_flags, ndev->name, ndev);
2231
	if (ret) {
2232
		netdev_err(ndev, "Can not assign IRQ number\n");
2233
		goto out_napi_off;
2234 2235 2236 2237 2238 2239 2240 2241
	}

	/* Descriptor set */
	ret = sh_eth_ring_init(ndev);
	if (ret)
		goto out_free_irq;

	/* device init */
2242
	ret = sh_eth_dev_init(ndev);
2243 2244 2245 2246 2247 2248 2249 2250
	if (ret)
		goto out_free_irq;

	/* PHY control start*/
	ret = sh_eth_phy_start(ndev);
	if (ret)
		goto out_free_irq;

2251 2252
	netif_start_queue(ndev);

2253 2254
	mdp->is_opened = 1;

2255 2256 2257 2258
	return ret;

out_free_irq:
	free_irq(ndev->irq, ndev);
2259 2260
out_napi_off:
	napi_disable(&mdp->napi);
2261
	pm_runtime_put_sync(&mdp->pdev->dev);
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
	return ret;
}

/* Timeout function */
static void sh_eth_tx_timeout(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;
	int i;

	netif_stop_queue(ndev);

2274 2275
	netif_err(mdp, timer, ndev,
		  "transmit timed out, status %8.8x, resetting...\n",
2276
		  sh_eth_read(ndev, EESR));
2277 2278

	/* tx_errors count up */
2279
	ndev->stats.tx_errors++;
2280 2281

	/* Free all the skbuffs in the Rx queue. */
2282
	for (i = 0; i < mdp->num_rx_ring; i++) {
2283
		rxdesc = &mdp->rx_ring[i];
2284 2285
		rxdesc->status = cpu_to_le32(0);
		rxdesc->addr = cpu_to_le32(0xBADF00D0);
2286
		dev_kfree_skb(mdp->rx_skbuff[i]);
2287 2288
		mdp->rx_skbuff[i] = NULL;
	}
2289
	for (i = 0; i < mdp->num_tx_ring; i++) {
2290
		dev_kfree_skb(mdp->tx_skbuff[i]);
2291 2292 2293 2294
		mdp->tx_skbuff[i] = NULL;
	}

	/* device init */
2295
	sh_eth_dev_init(ndev);
2296 2297

	netif_start_queue(ndev);
2298 2299 2300 2301 2302 2303 2304
}

/* Packet transmit function */
static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
2305
	dma_addr_t dma_addr;
2306
	u32 entry;
2307
	unsigned long flags;
2308 2309

	spin_lock_irqsave(&mdp->lock, flags);
2310
	if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
2311
		if (!sh_eth_txfree(ndev)) {
2312
			netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
2313 2314
			netif_stop_queue(ndev);
			spin_unlock_irqrestore(&mdp->lock, flags);
2315
			return NETDEV_TX_BUSY;
2316 2317 2318 2319
		}
	}
	spin_unlock_irqrestore(&mdp->lock, flags);

2320
	if (skb_put_padto(skb, ETH_ZLEN))
2321 2322
		return NETDEV_TX_OK;

2323
	entry = mdp->cur_tx % mdp->num_tx_ring;
2324 2325 2326
	mdp->tx_skbuff[entry] = skb;
	txdesc = &mdp->tx_ring[entry];
	/* soft swap. */
2327
	if (!mdp->cd->hw_swap)
2328
		sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
2329 2330 2331
	dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
				  DMA_TO_DEVICE);
	if (dma_mapping_error(&ndev->dev, dma_addr)) {
2332 2333 2334
		kfree_skb(skb);
		return NETDEV_TX_OK;
	}
2335 2336
	txdesc->addr = cpu_to_le32(dma_addr);
	txdesc->len  = cpu_to_le32(skb->len << 16);
2337

S
Sergei Shtylyov 已提交
2338
	dma_wmb(); /* TACT bit must be set after all the above writes */
2339
	if (entry >= mdp->num_tx_ring - 1)
2340
		txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
2341
	else
2342
		txdesc->status |= cpu_to_le32(TD_TACT);
2343 2344 2345

	mdp->cur_tx++;

2346 2347
	if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
		sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
2348

2349
	return NETDEV_TX_OK;
2350 2351
}

2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
/* The statistics registers have write-clear behaviour, which means we
 * will lose any increment between the read and write.  We mitigate
 * this by only clearing when we read a non-zero value, so we will
 * never falsely report a total of zero.
 */
static void
sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
{
	u32 delta = sh_eth_read(ndev, reg);

	if (delta) {
		*stat += delta;
		sh_eth_write(ndev, 0, reg);
	}
}

2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	if (sh_eth_is_rz_fast_ether(mdp))
		return &ndev->stats;

	if (!mdp->is_opened)
		return &ndev->stats;

2378 2379 2380
	sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
	sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
	sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
2381 2382

	if (sh_eth_is_gether(mdp)) {
2383 2384 2385 2386
		sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
				   CERCR);
		sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
				   CEECR);
2387
	} else {
2388 2389
		sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
				   CNDCR);
2390 2391 2392 2393 2394
	}

	return &ndev->stats;
}

2395 2396 2397 2398 2399 2400 2401
/* device close function */
static int sh_eth_close(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	netif_stop_queue(ndev);

2402 2403 2404 2405 2406 2407 2408
	/* Serialise with the interrupt handler and NAPI, then disable
	 * interrupts.  We have to clear the irq_enabled flag first to
	 * ensure that interrupts won't be re-enabled.
	 */
	mdp->irq_enabled = false;
	synchronize_irq(ndev->irq);
	napi_disable(&mdp->napi);
2409
	sh_eth_write(ndev, 0x0000, EESIPR);
2410

2411
	sh_eth_dev_exit(ndev);
2412 2413

	/* PHY Disconnect */
2414 2415 2416
	if (ndev->phydev) {
		phy_stop(ndev->phydev);
		phy_disconnect(ndev->phydev);
2417 2418 2419 2420
	}

	free_irq(ndev->irq, ndev);

2421
	/* Free all the skbuffs in the Rx queue and the DMA buffer. */
2422 2423
	sh_eth_ring_free(ndev);

2424 2425
	pm_runtime_put_sync(&mdp->pdev->dev);

2426
	mdp->is_opened = 0;
2427

2428
	return 0;
2429 2430
}

2431
/* ioctl to device function */
S
Sergei Shtylyov 已提交
2432
static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
2433
{
2434
	struct phy_device *phydev = ndev->phydev;
2435 2436 2437 2438 2439 2440 2441

	if (!netif_running(ndev))
		return -EINVAL;

	if (!phydev)
		return -ENODEV;

2442
	return phy_mii_ioctl(phydev, rq, cmd);
2443 2444
}

2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
					    int entry)
{
	return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
}

static u32 sh_eth_tsu_get_post_mask(int entry)
{
	return 0x0f << (28 - ((entry % 8) * 4));
}

static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
{
	return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
}

static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
					     int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	tmp = ioread32(reg_offset);
	iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
}

static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 post_mask, ref_mask, tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	post_mask = sh_eth_tsu_get_post_mask(entry);
	ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;

	tmp = ioread32(reg_offset);
	iowrite32(tmp & ~post_mask, reg_offset);

	/* If other port enables, the function returns "true" */
	return tmp & ref_mask;
}

static int sh_eth_tsu_busy(struct net_device *ndev)
{
	int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
		udelay(10);
		timeout--;
		if (timeout <= 0) {
2501
			netdev_err(ndev, "%s: timeout\n", __func__);
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
			return -ETIMEDOUT;
		}
	}

	return 0;
}

static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
				  const u8 *addr)
{
	u32 val;

	val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
	iowrite32(val, reg);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	val = addr[4] << 8 | addr[5];
	iowrite32(val, reg + 4);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	return 0;
}

static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
{
	u32 val;

	val = ioread32(reg);
	addr[0] = (val >> 24) & 0xff;
	addr[1] = (val >> 16) & 0xff;
	addr[2] = (val >> 8) & 0xff;
	addr[3] = val & 0xff;
	val = ioread32(reg + 4);
	addr[4] = (val >> 8) & 0xff;
	addr[5] = val & 0xff;
}


static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;
	u8 c_addr[ETH_ALEN];

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, c_addr);
2551
		if (ether_addr_equal(addr, c_addr))
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
			return i;
	}

	return -ENOENT;
}

static int sh_eth_tsu_find_empty(struct net_device *ndev)
{
	u8 blank[ETH_ALEN];
	int entry;

	memset(blank, 0, sizeof(blank));
	entry = sh_eth_tsu_find_entry(ndev, blank);
	return (entry < 0) ? -ENOMEM : entry;
}

static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int ret;
	u8 blank[ETH_ALEN];

	sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
			 ~(1 << (31 - entry)), TSU_TEN);

	memset(blank, 0, sizeof(blank));
	ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
	if (ret < 0)
		return ret;
	return 0;
}

static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i < 0) {
		/* No entry found, create one */
		i = sh_eth_tsu_find_empty(ndev);
		if (i < 0)
			return -ENOMEM;
		ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
		if (ret < 0)
			return ret;

		/* Enable the entry */
		sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
				 (1 << (31 - i)), TSU_TEN);
	}

	/* Entry found or created, enable POST */
	sh_eth_tsu_enable_cam_entry_post(ndev, i);

	return 0;
}

static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i) {
		/* Entry found */
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			goto done;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}
done:
	return 0;
}

static int sh_eth_tsu_purge_all(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

2644
	if (!mdp->cd->tsu)
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
		return 0;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			continue;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u8 addr[ETH_ALEN];
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;

2667
	if (!mdp->cd->tsu)
2668 2669 2670 2671 2672 2673 2674 2675 2676
		return;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, addr);
		if (is_multicast_ether_addr(addr))
			sh_eth_tsu_del_entry(ndev, addr);
	}
}

2677 2678
/* Update promiscuous flag and multicast filter */
static void sh_eth_set_rx_mode(struct net_device *ndev)
2679
{
2680 2681 2682 2683 2684 2685
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 ecmr_bits;
	int mcast_all = 0;
	unsigned long flags;

	spin_lock_irqsave(&mdp->lock, flags);
S
Sergei Shtylyov 已提交
2686
	/* Initial condition is MCT = 1, PRM = 0.
2687 2688
	 * Depending on ndev->flags, set PRM or clear MCT
	 */
2689 2690 2691
	ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
	if (mdp->cd->tsu)
		ecmr_bits |= ECMR_MCT;
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702

	if (!(ndev->flags & IFF_MULTICAST)) {
		sh_eth_tsu_purge_mcast(ndev);
		mcast_all = 1;
	}
	if (ndev->flags & IFF_ALLMULTI) {
		sh_eth_tsu_purge_mcast(ndev);
		ecmr_bits &= ~ECMR_MCT;
		mcast_all = 1;
	}

2703
	if (ndev->flags & IFF_PROMISC) {
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
		sh_eth_tsu_purge_all(ndev);
		ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
	} else if (mdp->cd->tsu) {
		struct netdev_hw_addr *ha;
		netdev_for_each_mc_addr(ha, ndev) {
			if (mcast_all && is_multicast_ether_addr(ha->addr))
				continue;

			if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
				if (!mcast_all) {
					sh_eth_tsu_purge_mcast(ndev);
					ecmr_bits &= ~ECMR_MCT;
					mcast_all = 1;
				}
			}
		}
2720
	}
2721 2722 2723 2724 2725

	/* update the ethernet mode */
	sh_eth_write(ndev, ecmr_bits, ECMR);

	spin_unlock_irqrestore(&mdp->lock, flags);
2726
}
2727 2728 2729 2730 2731 2732 2733 2734 2735

static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
{
	if (!mdp->port)
		return TSU_VTAG0;
	else
		return TSU_VTAG1;
}

2736 2737
static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
				  __be16 proto, u16 vid)
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids++;

S
Sergei Shtylyov 已提交
2751
	/* The controller has one VLAN tag HW filter. So, if the filter is
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
	 * already enabled, the driver disables it and the filte
	 */
	if (mdp->vlan_num_ids > 1) {
		/* disable VLAN filter */
		sh_eth_tsu_write(mdp, 0, vtag_reg_index);
		return 0;
	}

	sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
			 vtag_reg_index);

	return 0;
}

2766 2767
static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
				   __be16 proto, u16 vid)
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids--;
	sh_eth_tsu_write(mdp, 0, vtag_reg_index);

	return 0;
}
2784 2785

/* SuperH's TSU register init function */
2786
static void sh_eth_tsu_init(struct sh_eth_private *mdp)
2787
{
S
Simon Horman 已提交
2788 2789
	if (sh_eth_is_rz_fast_ether(mdp)) {
		sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2790 2791
		sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
				 TSU_FWSLC);	/* Enable POST registers */
S
Simon Horman 已提交
2792 2793 2794
		return;
	}

2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
	sh_eth_tsu_write(mdp, 0, TSU_FWEN0);	/* Disable forward(0->1) */
	sh_eth_tsu_write(mdp, 0, TSU_FWEN1);	/* Disable forward(1->0) */
	sh_eth_tsu_write(mdp, 0, TSU_FCM);	/* forward fifo 3k-3k */
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
	sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
2805 2806 2807 2808 2809 2810 2811
	if (sh_eth_is_gether(mdp)) {
		sh_eth_tsu_write(mdp, 0, TSU_QTAG0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAG1);	/* Disable QTAG(1->0) */
	} else {
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM1);	/* Disable QTAG(1->0) */
	}
2812 2813 2814 2815 2816 2817 2818
	sh_eth_tsu_write(mdp, 0, TSU_FWSR);	/* all interrupt status clear */
	sh_eth_tsu_write(mdp, 0, TSU_FWINMK);	/* Disable all interrupt */
	sh_eth_tsu_write(mdp, 0, TSU_TEN);	/* Disable all CAM entry */
	sh_eth_tsu_write(mdp, 0, TSU_POST1);	/* Disable CAM entry [ 0- 7] */
	sh_eth_tsu_write(mdp, 0, TSU_POST2);	/* Disable CAM entry [ 8-15] */
	sh_eth_tsu_write(mdp, 0, TSU_POST3);	/* Disable CAM entry [16-23] */
	sh_eth_tsu_write(mdp, 0, TSU_POST4);	/* Disable CAM entry [24-31] */
2819 2820 2821
}

/* MDIO bus release function */
2822
static int sh_mdio_release(struct sh_eth_private *mdp)
2823 2824
{
	/* unregister mdio bus */
2825
	mdiobus_unregister(mdp->mii_bus);
2826 2827

	/* free bitbang info */
2828
	free_mdio_bitbang(mdp->mii_bus);
2829 2830 2831 2832 2833

	return 0;
}

/* MDIO bus init function */
2834
static int sh_mdio_init(struct sh_eth_private *mdp,
2835
			struct sh_eth_plat_data *pd)
2836
{
2837
	int ret;
2838
	struct bb_info *bitbang;
2839
	struct platform_device *pdev = mdp->pdev;
2840
	struct device *dev = &mdp->pdev->dev;
2841 2842

	/* create bit control struct for PHY */
2843
	bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
2844 2845
	if (!bitbang)
		return -ENOMEM;
2846 2847

	/* bitbang init */
Y
Yoshihiro Shimoda 已提交
2848
	bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
2849
	bitbang->set_gate = pd->set_mdio_gate;
2850 2851
	bitbang->ctrl.ops = &bb_ops;

2852
	/* MII controller setting */
2853
	mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2854 2855
	if (!mdp->mii_bus)
		return -ENOMEM;
2856 2857 2858

	/* Hook up MII support for ethtool */
	mdp->mii_bus->name = "sh_mii";
2859
	mdp->mii_bus->parent = dev;
2860
	snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
2861
		 pdev->name, pdev->id);
2862

2863 2864 2865
	/* register MDIO bus */
	if (dev->of_node) {
		ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
B
Ben Dooks 已提交
2866 2867 2868 2869 2870 2871 2872
	} else {
		if (pd->phy_irq > 0)
			mdp->mii_bus->irq[pd->phy] = pd->phy_irq;

		ret = mdiobus_register(mdp->mii_bus);
	}

2873
	if (ret)
S
Sergei Shtylyov 已提交
2874
		goto out_free_bus;
2875 2876 2877 2878

	return 0;

out_free_bus:
2879
	free_mdio_bitbang(mdp->mii_bus);
2880 2881 2882
	return ret;
}

2883 2884 2885 2886 2887 2888 2889 2890
static const u16 *sh_eth_get_register_offset(int register_type)
{
	const u16 *reg_offset = NULL;

	switch (register_type) {
	case SH_ETH_REG_GIGABIT:
		reg_offset = sh_eth_offset_gigabit;
		break;
S
Simon Horman 已提交
2891 2892 2893
	case SH_ETH_REG_FAST_RZ:
		reg_offset = sh_eth_offset_fast_rz;
		break;
2894 2895 2896
	case SH_ETH_REG_FAST_RCAR:
		reg_offset = sh_eth_offset_fast_rcar;
		break;
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
	case SH_ETH_REG_FAST_SH4:
		reg_offset = sh_eth_offset_fast_sh4;
		break;
	case SH_ETH_REG_FAST_SH3_SH2:
		reg_offset = sh_eth_offset_fast_sh3_sh2;
		break;
	}

	return reg_offset;
}

2908
static const struct net_device_ops sh_eth_netdev_ops = {
2909 2910 2911 2912
	.ndo_open		= sh_eth_open,
	.ndo_stop		= sh_eth_close,
	.ndo_start_xmit		= sh_eth_start_xmit,
	.ndo_get_stats		= sh_eth_get_stats,
2913
	.ndo_set_rx_mode	= sh_eth_set_rx_mode,
2914 2915 2916 2917 2918 2919
	.ndo_tx_timeout		= sh_eth_tx_timeout,
	.ndo_do_ioctl		= sh_eth_do_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= eth_mac_addr,
};

2920 2921 2922 2923 2924
static const struct net_device_ops sh_eth_netdev_ops_tsu = {
	.ndo_open		= sh_eth_open,
	.ndo_stop		= sh_eth_close,
	.ndo_start_xmit		= sh_eth_start_xmit,
	.ndo_get_stats		= sh_eth_get_stats,
2925
	.ndo_set_rx_mode	= sh_eth_set_rx_mode,
2926 2927 2928 2929 2930 2931 2932 2933
	.ndo_vlan_rx_add_vid	= sh_eth_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= sh_eth_vlan_rx_kill_vid,
	.ndo_tx_timeout		= sh_eth_tx_timeout,
	.ndo_do_ioctl		= sh_eth_do_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= eth_mac_addr,
};

2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960
#ifdef CONFIG_OF
static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
{
	struct device_node *np = dev->of_node;
	struct sh_eth_plat_data *pdata;
	const char *mac_addr;

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL;

	pdata->phy_interface = of_get_phy_mode(np);

	mac_addr = of_get_mac_address(np);
	if (mac_addr)
		memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);

	pdata->no_ether_link =
		of_property_read_bool(np, "renesas,no-ether-link");
	pdata->ether_link_active_low =
		of_property_read_bool(np, "renesas,ether-link-active-low");

	return pdata;
}

static const struct of_device_id sh_eth_match_table[] = {
	{ .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
S
Sergei Shtylyov 已提交
2961 2962
	{ .compatible = "renesas,ether-r8a7743", .data = &r8a779x_data },
	{ .compatible = "renesas,ether-r8a7745", .data = &r8a779x_data },
2963 2964 2965 2966
	{ .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
	{ .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
	{ .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
	{ .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
2967
	{ .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
2968
	{ .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
	{ .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
	{ }
};
MODULE_DEVICE_TABLE(of, sh_eth_match_table);
#else
static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
{
	return NULL;
}
#endif

2980 2981 2982
static int sh_eth_drv_probe(struct platform_device *pdev)
{
	struct resource *res;
J
Jingoo Han 已提交
2983
	struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
2984
	const struct platform_device_id *id = platform_get_device_id(pdev);
2985 2986 2987
	struct sh_eth_private *mdp;
	struct net_device *ndev;
	int ret, devno;
2988 2989 2990 2991 2992

	/* get base addr */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2993 2994
	if (!ndev)
		return -ENOMEM;
2995

2996 2997 2998
	pm_runtime_enable(&pdev->dev);
	pm_runtime_get_sync(&pdev->dev);

2999 3000 3001 3002
	devno = pdev->id;
	if (devno < 0)
		devno = 0;

3003
	ret = platform_get_irq(pdev, 0);
3004
	if (ret < 0)
3005
		goto out_release;
3006
	ndev->irq = ret;
3007 3008 3009 3010

	SET_NETDEV_DEV(ndev, &pdev->dev);

	mdp = netdev_priv(ndev);
3011 3012
	mdp->num_tx_ring = TX_RING_SIZE;
	mdp->num_rx_ring = RX_RING_SIZE;
S
Sergei Shtylyov 已提交
3013 3014 3015
	mdp->addr = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(mdp->addr)) {
		ret = PTR_ERR(mdp->addr);
Y
Yoshihiro Shimoda 已提交
3016 3017 3018
		goto out_release;
	}

3019 3020
	ndev->base_addr = res->start;

3021
	spin_lock_init(&mdp->lock);
3022
	mdp->pdev = pdev;
3023

3024 3025
	if (pdev->dev.of_node)
		pd = sh_eth_parse_dt(&pdev->dev);
3026 3027 3028 3029 3030 3031
	if (!pd) {
		dev_err(&pdev->dev, "no platform data\n");
		ret = -EINVAL;
		goto out_release;
	}

3032
	/* get PHY ID */
3033
	mdp->phy_id = pd->phy;
3034
	mdp->phy_interface = pd->phy_interface;
3035 3036
	mdp->no_ether_link = pd->no_ether_link;
	mdp->ether_link_active_low = pd->ether_link_active_low;
3037

3038
	/* set cpu data */
3039
	if (id)
3040
		mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
3041 3042
	else
		mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
3043

3044
	mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
3045 3046 3047 3048 3049 3050
	if (!mdp->reg_offset) {
		dev_err(&pdev->dev, "Unknown register type (%d)\n",
			mdp->cd->register_type);
		ret = -EINVAL;
		goto out_release;
	}
3051 3052
	sh_eth_set_default_cpu_data(mdp->cd);

3053
	/* set function */
3054 3055 3056 3057
	if (mdp->cd->tsu)
		ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
	else
		ndev->netdev_ops = &sh_eth_netdev_ops;
3058
	ndev->ethtool_ops = &sh_eth_ethtool_ops;
3059 3060
	ndev->watchdog_timeo = TX_TIMEOUT;

3061 3062
	/* debug message level */
	mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
3063 3064

	/* read and set MAC address */
3065
	read_mac_address(ndev, pd->mac_addr);
3066 3067 3068 3069 3070
	if (!is_valid_ether_addr(ndev->dev_addr)) {
		dev_warn(&pdev->dev,
			 "no valid MAC address supplied, using a random one.\n");
		eth_hw_addr_random(ndev);
	}
3071

3072 3073 3074 3075
	/* ioremap the TSU registers */
	if (mdp->cd->tsu) {
		struct resource *rtsu;
		rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
S
Sergei Shtylyov 已提交
3076 3077 3078
		mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
		if (IS_ERR(mdp->tsu_addr)) {
			ret = PTR_ERR(mdp->tsu_addr);
3079 3080
			goto out_release;
		}
3081
		mdp->port = devno % 2;
3082
		ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
3083 3084
	}

3085 3086
	/* initialize first or needed device */
	if (!devno || pd->needs_init) {
3087 3088
		if (mdp->cd->chip_reset)
			mdp->cd->chip_reset(ndev);
3089

3090 3091 3092 3093
		if (mdp->cd->tsu) {
			/* TSU init (Init only)*/
			sh_eth_tsu_init(mdp);
		}
3094 3095
	}

3096 3097 3098
	if (mdp->cd->rmiimode)
		sh_eth_write(ndev, 0x1, RMIIMODE);

3099 3100 3101 3102 3103 3104 3105
	/* MDIO bus init */
	ret = sh_mdio_init(mdp, pd);
	if (ret) {
		dev_err(&ndev->dev, "failed to initialise MDIO\n");
		goto out_release;
	}

S
Sergei Shtylyov 已提交
3106 3107
	netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);

3108 3109 3110
	/* network device register */
	ret = register_netdev(ndev);
	if (ret)
S
Sergei Shtylyov 已提交
3111
		goto out_napi_del;
3112

L
Lucas De Marchi 已提交
3113
	/* print device information */
3114 3115
	netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
		    (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
3116

3117
	pm_runtime_put(&pdev->dev);
3118 3119 3120 3121
	platform_set_drvdata(pdev, ndev);

	return ret;

S
Sergei Shtylyov 已提交
3122 3123
out_napi_del:
	netif_napi_del(&mdp->napi);
3124
	sh_mdio_release(mdp);
S
Sergei Shtylyov 已提交
3125

3126 3127 3128 3129 3130
out_release:
	/* net_dev free */
	if (ndev)
		free_netdev(ndev);

3131 3132
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
3133 3134 3135 3136 3137 3138
	return ret;
}

static int sh_eth_drv_remove(struct platform_device *pdev)
{
	struct net_device *ndev = platform_get_drvdata(pdev);
S
Sergei Shtylyov 已提交
3139
	struct sh_eth_private *mdp = netdev_priv(ndev);
3140 3141

	unregister_netdev(ndev);
S
Sergei Shtylyov 已提交
3142
	netif_napi_del(&mdp->napi);
3143
	sh_mdio_release(mdp);
3144
	pm_runtime_disable(&pdev->dev);
3145 3146 3147 3148 3149
	free_netdev(ndev);

	return 0;
}

3150
#ifdef CONFIG_PM
M
Mikhail Ulyanov 已提交
3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
#ifdef CONFIG_PM_SLEEP
static int sh_eth_suspend(struct device *dev)
{
	struct net_device *ndev = dev_get_drvdata(dev);
	int ret = 0;

	if (netif_running(ndev)) {
		netif_device_detach(ndev);
		ret = sh_eth_close(ndev);
	}

	return ret;
}

static int sh_eth_resume(struct device *dev)
{
	struct net_device *ndev = dev_get_drvdata(dev);
	int ret = 0;

	if (netif_running(ndev)) {
		ret = sh_eth_open(ndev);
		if (ret < 0)
			return ret;
		netif_device_attach(ndev);
	}

	return ret;
}
#endif

3181 3182
static int sh_eth_runtime_nop(struct device *dev)
{
S
Sergei Shtylyov 已提交
3183
	/* Runtime PM callback shared between ->runtime_suspend()
3184 3185 3186 3187 3188 3189 3190 3191 3192
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

3193
static const struct dev_pm_ops sh_eth_dev_pm_ops = {
M
Mikhail Ulyanov 已提交
3194
	SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
3195
	SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
3196
};
3197 3198 3199 3200
#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
#else
#define SH_ETH_PM_OPS NULL
#endif
3201

3202
static struct platform_device_id sh_eth_id_table[] = {
3203
	{ "sh7619-ether", (kernel_ulong_t)&sh7619_data },
3204
	{ "sh771x-ether", (kernel_ulong_t)&sh771x_data },
3205
	{ "sh7724-ether", (kernel_ulong_t)&sh7724_data },
3206
	{ "sh7734-gether", (kernel_ulong_t)&sh7734_data },
3207 3208
	{ "sh7757-ether", (kernel_ulong_t)&sh7757_data },
	{ "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
3209
	{ "sh7763-gether", (kernel_ulong_t)&sh7763_data },
3210 3211 3212 3213
	{ }
};
MODULE_DEVICE_TABLE(platform, sh_eth_id_table);

3214 3215 3216
static struct platform_driver sh_eth_driver = {
	.probe = sh_eth_drv_probe,
	.remove = sh_eth_drv_remove,
3217
	.id_table = sh_eth_id_table,
3218 3219
	.driver = {
		   .name = CARDNAME,
3220
		   .pm = SH_ETH_PM_OPS,
3221
		   .of_match_table = of_match_ptr(sh_eth_match_table),
3222 3223 3224
	},
};

3225
module_platform_driver(sh_eth_driver);
3226 3227 3228 3229

MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
MODULE_LICENSE("GPL v2");