intel_ringbuffer.h 14.1 KB
Newer Older
1 2 3
#ifndef _INTEL_RINGBUFFER_H_
#define _INTEL_RINGBUFFER_H_

4 5 6 7
#include <linux/hashtable.h>

#define I915_CMD_HASH_ORDER 9

8 9 10 11 12 13 14
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

15 16 17 18 19 20 21 22 23 24 25
/*
 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
 *
 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
 * cacheline, the Head Pointer must not be greater than the Tail
 * Pointer."
 */
#define I915_RING_FREE_SPACE 64

26
struct  intel_hw_status_page {
27
	u32		*page_addr;
28
	unsigned int	gfx_addr;
29
	struct		drm_i915_gem_object *obj;
30 31
};

B
Ben Widawsky 已提交
32 33
#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
34

B
Ben Widawsky 已提交
35 36
#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
37

B
Ben Widawsky 已提交
38 39
#define I915_READ_HEAD(ring)  I915_READ(RING_HEAD((ring)->mmio_base))
#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
40

B
Ben Widawsky 已提交
41 42
#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
43

B
Ben Widawsky 已提交
44 45
#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
46

47
#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
48
#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
49

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
 */
#define i915_semaphore_seqno_size sizeof(uint64_t)
#define GEN8_SIGNAL_OFFSET(__ring, to)			     \
	(i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
	((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) +	\
	(i915_semaphore_seqno_size * (to)))

#define GEN8_WAIT_OFFSET(__ring, from)			     \
	(i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
	((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
	(i915_semaphore_seqno_size * (__ring)->id))

#define GEN8_RING_SEMAPHORE_INIT do { \
	if (!dev_priv->semaphore_obj) { \
		break; \
	} \
	ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
	ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
	ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
	ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
	ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
	ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
	} while(0)

76
enum intel_ring_hangcheck_action {
77
	HANGCHECK_IDLE = 0,
78 79
	HANGCHECK_WAIT,
	HANGCHECK_ACTIVE,
80
	HANGCHECK_ACTIVE_LOOP,
81 82 83
	HANGCHECK_KICK,
	HANGCHECK_HUNG,
};
84

85 86
#define HANGCHECK_SCORE_RING_HUNG 31

87
struct intel_ring_hangcheck {
88
	u64 acthd;
89
	u64 max_acthd;
90
	u32 seqno;
91
	int score;
92
	enum intel_ring_hangcheck_action action;
93
	int deadlock;
94 95
};

96 97 98 99
struct intel_ringbuffer {
	struct drm_i915_gem_object *obj;
	void __iomem *virtual_start;

100 101
	struct intel_engine_cs *ring;

102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	u32 head;
	u32 tail;
	int space;
	int size;
	int effective_size;

	/** We track the position of the requests in the ring buffer, and
	 * when each is retired we increment last_retired_head as the GPU
	 * must have finished processing the request and so we know we
	 * can advance the ringbuffer up to that position.
	 *
	 * last_retired_head is set to -1 after the value is consumed so
	 * we can detect new retirements.
	 */
	u32 last_retired_head;
};

119
struct  intel_engine_cs {
120
	const char	*name;
121
	enum intel_ring_id {
122 123 124
		RCS = 0x0,
		VCS,
		BCS,
125
		VECS,
126
		VCS2
127
	} id;
128
#define I915_NUM_RINGS 5
129
#define LAST_USER_RING (VECS + 1)
130
	u32		mmio_base;
131
	struct		drm_device *dev;
132
	struct intel_ringbuffer *buffer;
133 134 135

	struct intel_hw_status_page status_page;

136
	unsigned irq_refcount; /* protected by dev_priv->irq_lock */
D
Daniel Vetter 已提交
137
	u32		irq_enable_mask;	/* bitmask to enable ring interrupt */
C
Chris Wilson 已提交
138
	u32		trace_irq_seqno;
139 140
	bool __must_check (*irq_get)(struct intel_engine_cs *ring);
	void		(*irq_put)(struct intel_engine_cs *ring);
141

142
	int		(*init)(struct intel_engine_cs *ring);
143

144
	void		(*write_tail)(struct intel_engine_cs *ring,
145
				      u32 value);
146
	int __must_check (*flush)(struct intel_engine_cs *ring,
147 148
				  u32	invalidate_domains,
				  u32	flush_domains);
149
	int		(*add_request)(struct intel_engine_cs *ring);
150 151 152 153 154 155
	/* Some chipsets are not quite as coherent as advertised and need
	 * an expensive kick to force a true read of the up-to-date seqno.
	 * However, the up-to-date seqno is not always required and the last
	 * seen value is good enough. Note that the seqno will always be
	 * monotonic, even if not coherent.
	 */
156
	u32		(*get_seqno)(struct intel_engine_cs *ring,
157
				     bool lazy_coherency);
158
	void		(*set_seqno)(struct intel_engine_cs *ring,
M
Mika Kuoppala 已提交
159
				     u32 seqno);
160
	int		(*dispatch_execbuffer)(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
161
					       u64 offset, u32 length,
162 163
					       unsigned flags);
#define I915_DISPATCH_SECURE 0x1
164
#define I915_DISPATCH_PINNED 0x2
165
	void		(*cleanup)(struct intel_engine_cs *ring);
166

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
	/* GEN8 signal/wait table - never trust comments!
	 *	  signal to	signal to    signal to   signal to      signal to
	 *	    RCS		   VCS          BCS        VECS		 VCS2
	 *      --------------------------------------------------------------------
	 *  RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
	 *	|-------------------------------------------------------------------
	 *  VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
	 *	|-------------------------------------------------------------------
	 *  BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
	 *	|-------------------------------------------------------------------
	 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) |  NOP (0x90) | VCS2 (0x98) |
	 *	|-------------------------------------------------------------------
	 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP  (0xc0) |
	 *	|-------------------------------------------------------------------
	 *
	 * Generalization:
	 *  f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
	 *  ie. transpose of g(x, y)
	 *
	 *	 sync from	sync from    sync from    sync from	sync from
	 *	    RCS		   VCS          BCS        VECS		 VCS2
	 *      --------------------------------------------------------------------
	 *  RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
	 *	|-------------------------------------------------------------------
	 *  VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
	 *	|-------------------------------------------------------------------
	 *  BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
	 *	|-------------------------------------------------------------------
	 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) |  NOP (0x90) | VCS2 (0xb8) |
	 *	|-------------------------------------------------------------------
	 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) |  NOP (0xc0) |
	 *	|-------------------------------------------------------------------
	 *
	 * Generalization:
	 *  g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
	 *  ie. transpose of f(x, y)
	 */
204 205
	struct {
		u32	sync_seqno[I915_NUM_RINGS-1];
206

207 208 209 210 211 212 213 214 215
		union {
			struct {
				/* our mbox written by others */
				u32		wait[I915_NUM_RINGS];
				/* mboxes this ring signals to */
				u32		signal[I915_NUM_RINGS];
			} mbox;
			u64		signal_ggtt[I915_NUM_RINGS];
		};
216 217

		/* AKA wait() */
218 219
		int	(*sync_to)(struct intel_engine_cs *ring,
				   struct intel_engine_cs *to,
220
				   u32 seqno);
221
		int	(*signal)(struct intel_engine_cs *signaller,
222 223
				  /* num_dwords needed by caller */
				  unsigned int num_dwords);
224
	} semaphore;
225

226 227
	/* Execlists */
	int		(*emit_request)(struct intel_ringbuffer *ringbuf);
228 229 230
	int		(*emit_flush)(struct intel_ringbuffer *ringbuf,
				      u32 invalidate_domains,
				      u32 flush_domains);
231

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	/**
	 * List of objects currently involved in rendering from the
	 * ringbuffer.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * List of breadcrumbs associated with GPU requests currently
	 * outstanding.
	 */
	struct list_head request_list;

250 251 252
	/**
	 * Do we have some not yet emitted requests outstanding?
	 */
253
	struct drm_i915_gem_request *preallocated_lazy_request;
254
	u32 outstanding_lazy_seqno;
255
	bool gpu_caches_dirty;
256
	bool fbc_dirty;
257

258
	wait_queue_head_t irq_queue;
Z
Zou Nan hai 已提交
259

260 261
	struct intel_context *default_context;
	struct intel_context *last_context;
262

263 264
	struct intel_ring_hangcheck hangcheck;

265 266 267 268 269
	struct {
		struct drm_i915_gem_object *obj;
		u32 gtt_offset;
		volatile u32 *cpu_page;
	} scratch;
270

271 272
	bool needs_cmd_parser;

273
	/*
274
	 * Table of commands the command parser needs to know about
275 276
	 * for this ring.
	 */
277
	DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302

	/*
	 * Table of registers allowed in commands that read/write registers.
	 */
	const u32 *reg_table;
	int reg_count;

	/*
	 * Table of registers allowed in commands that read/write registers, but
	 * only from the DRM master.
	 */
	const u32 *master_reg_table;
	int master_reg_count;

	/*
	 * Returns the bitmask for the length field of the specified command.
	 * Return 0 for an unrecognized/invalid command.
	 *
	 * If the command parser finds an entry for a command in the ring's
	 * cmd_tables, it gets the command's length based on the table entry.
	 * If not, it calls this function to determine the per-ring length field
	 * encoding for the command (i.e. certain opcode ranges use certain bits
	 * to encode the command length in the header).
	 */
	u32 (*get_cmd_length_mask)(u32 cmd_header);
303 304
};

305
bool intel_ring_initialized(struct intel_engine_cs *ring);
306

307
static inline unsigned
308
intel_ring_flag(struct intel_engine_cs *ring)
309 310 311 312
{
	return 1 << ring->id;
}

313
static inline u32
314 315
intel_ring_sync_index(struct intel_engine_cs *ring,
		      struct intel_engine_cs *other)
316 317 318 319
{
	int idx;

	/*
R
Rodrigo Vivi 已提交
320 321 322 323 324
	 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
	 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
	 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
	 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
	 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
325 326 327 328 329 330 331 332 333
	 */

	idx = (other - ring) - 1;
	if (idx < 0)
		idx += I915_NUM_RINGS;

	return idx;
}

334
static inline u32
335
intel_read_status_page(struct intel_engine_cs *ring,
336
		       int reg)
337
{
338 339 340
	/* Ensure that the compiler doesn't optimize away the load. */
	barrier();
	return ring->status_page.page_addr[reg];
341 342
}

M
Mika Kuoppala 已提交
343
static inline void
344
intel_write_status_page(struct intel_engine_cs *ring,
M
Mika Kuoppala 已提交
345 346 347 348 349
			int reg, u32 value)
{
	ring->status_page.page_addr[reg] = value;
}

C
Chris Wilson 已提交
350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365
/**
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
 *
 * The following dwords have a reserved meaning:
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
 *
 * The area from dword 0x20 to 0x3ff is available for driver usage.
 */
#define I915_GEM_HWS_INDEX		0x20
366 367
#define I915_GEM_HWS_SCRATCH_INDEX	0x30
#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
C
Chris Wilson 已提交
368

369 370 371 372
void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf);

373 374
void intel_stop_ring_buffer(struct intel_engine_cs *ring);
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
375

376 377 378
int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
static inline void intel_ring_emit(struct intel_engine_cs *ring,
379
				   u32 data)
380
{
381 382 383
	struct intel_ringbuffer *ringbuf = ring->buffer;
	iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
	ringbuf->tail += 4;
384
}
385
static inline void intel_ring_advance(struct intel_engine_cs *ring)
386
{
387 388
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
389
}
390 391 392
int __intel_ring_space(int head, int tail, int size);
int intel_ring_space(struct intel_ringbuffer *ringbuf);
bool intel_ring_stopped(struct intel_engine_cs *ring);
393
void __intel_ring_advance(struct intel_engine_cs *ring);
394

395 396 397 398
int __must_check intel_ring_idle(struct intel_engine_cs *ring);
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
int intel_ring_flush_all_caches(struct intel_engine_cs *ring);
int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring);
399

400 401 402
void intel_fini_pipe_control(struct intel_engine_cs *ring);
int intel_init_pipe_control(struct intel_engine_cs *ring);

403 404
int intel_init_render_ring_buffer(struct drm_device *dev);
int intel_init_bsd_ring_buffer(struct drm_device *dev);
405
int intel_init_bsd2_ring_buffer(struct drm_device *dev);
406
int intel_init_blt_ring_buffer(struct drm_device *dev);
B
Ben Widawsky 已提交
407
int intel_init_vebox_ring_buffer(struct drm_device *dev);
408

409 410
u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
void intel_ring_setup_status_page(struct intel_engine_cs *ring);
411

412
static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
413
{
414
	return ringbuf->tail;
415 416
}

417
static inline u32 intel_ring_get_seqno(struct intel_engine_cs *ring)
418
{
419 420
	BUG_ON(ring->outstanding_lazy_seqno == 0);
	return ring->outstanding_lazy_seqno;
421 422
}

423
static inline void i915_trace_irq_get(struct intel_engine_cs *ring, u32 seqno)
C
Chris Wilson 已提交
424 425 426 427 428
{
	if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
		ring->trace_irq_seqno = seqno;
}

429 430 431
/* DRI warts */
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);

432
#endif /* _INTEL_RINGBUFFER_H_ */