intel_ringbuffer.h 4.7 KB
Newer Older
1 2 3
#ifndef _INTEL_RINGBUFFER_H_
#define _INTEL_RINGBUFFER_H_

4 5 6 7 8 9 10
enum {
    RCS = 0x0,
    VCS,
    BCS,
    I915_NUM_RINGS,
};

11
struct  intel_hw_status_page {
12
	u32	__iomem	*page_addr;
13
	unsigned int	gfx_addr;
14
	struct		drm_i915_gem_object *obj;
15 16
};

17 18
#define I915_RING_READ(reg) i915_safe_read(dev_priv, reg)

19 20
#define I915_READ_TAIL(ring) I915_RING_READ(RING_TAIL((ring)->mmio_base))
#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
21

22 23
#define I915_READ_START(ring) I915_RING_READ(RING_START((ring)->mmio_base))
#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
24

25 26
#define I915_READ_HEAD(ring)  I915_RING_READ(RING_HEAD((ring)->mmio_base))
#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
27

28 29
#define I915_READ_CTL(ring) I915_RING_READ(RING_CTL((ring)->mmio_base))
#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
30

31 32
#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
#define I915_READ_IMR(ring) I915_RING_READ(RING_IMR((ring)->mmio_base))
33

34 35 36
#define I915_READ_NOPID(ring) I915_RING_READ(RING_NOPID((ring)->mmio_base))
#define I915_READ_SYNC_0(ring) I915_RING_READ(RING_SYNC_0((ring)->mmio_base))
#define I915_READ_SYNC_1(ring) I915_RING_READ(RING_SYNC_1((ring)->mmio_base))
37

38 39
struct  intel_ring_buffer {
	const char	*name;
40 41 42
	enum intel_ring_id {
		RING_RENDER = 0x1,
		RING_BSD = 0x2,
43
		RING_BLT = 0x4,
44
	} id;
45
	u32		mmio_base;
46 47
	void		*virtual_start;
	struct		drm_device *dev;
48
	struct		drm_i915_gem_object *obj;
49

50 51 52
	u32		actual_head;
	u32		head;
	u32		tail;
53
	int		space;
54
	int		size;
55
	int		effective_size;
56 57
	struct intel_hw_status_page status_page;

58
	spinlock_t	irq_lock;
59
	u32		irq_refcount;
60
	u32		irq_mask;
61 62
	u32		irq_seqno;		/* last seq seem at irq time */
	u32		waiting_seqno;
63
	u32		sync_seqno[I915_NUM_RINGS-1];
64
	bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
65
	void		(*irq_put)(struct intel_ring_buffer *ring);
66

67
	int		(*init)(struct intel_ring_buffer *ring);
68

69
	void		(*write_tail)(struct intel_ring_buffer *ring,
70
				      u32 value);
71 72 73
	int __must_check (*flush)(struct intel_ring_buffer *ring,
				  u32	invalidate_domains,
				  u32	flush_domains);
74 75
	int		(*add_request)(struct intel_ring_buffer *ring,
				       u32 *seqno);
76 77
	u32		(*get_seqno)(struct intel_ring_buffer *ring);
	int		(*dispatch_execbuffer)(struct intel_ring_buffer *ring,
78
					       u32 offset, u32 length);
Z
Zou Nan hai 已提交
79
	void		(*cleanup)(struct intel_ring_buffer *ring);
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98

	/**
	 * List of objects currently involved in rendering from the
	 * ringbuffer.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * List of breadcrumbs associated with GPU requests currently
	 * outstanding.
	 */
	struct list_head request_list;

99 100 101 102 103 104 105 106 107
	/**
	 * List of objects currently pending a GPU write flush.
	 *
	 * All elements on this list will belong to either the
	 * active_list or flushing_list, last_rendering_seqno can
	 * be used to differentiate between the two elements.
	 */
	struct list_head gpu_write_list;

108 109 110
	/**
	 * Do we have some not yet emitted requests outstanding?
	 */
111
	u32 outstanding_lazy_request;
112

113 114
	wait_queue_head_t irq_queue;
	drm_local_map_t map;
Z
Zou Nan hai 已提交
115 116

	void *private;
117 118
};

119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
static inline u32
intel_ring_sync_index(struct intel_ring_buffer *ring,
		      struct intel_ring_buffer *other)
{
	int idx;

	/*
	 * cs -> 0 = vcs, 1 = bcs
	 * vcs -> 0 = bcs, 1 = cs,
	 * bcs -> 0 = cs, 1 = vcs.
	 */

	idx = (other - ring) - 1;
	if (idx < 0)
		idx += I915_NUM_RINGS;

	return idx;
}

138 139
static inline u32
intel_read_status_page(struct intel_ring_buffer *ring,
140
		       int reg)
141
{
142
	return ioread32(ring->status_page.page_addr + reg);
143 144
}

145
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
146 147
int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
148 149 150

static inline void intel_ring_emit(struct intel_ring_buffer *ring,
				   u32 data)
151
{
152
	iowrite32(data, ring->virtual_start + ring->tail);
153 154 155
	ring->tail += 4;
}

156
void intel_ring_advance(struct intel_ring_buffer *ring);
157

158
u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
159 160 161
int intel_ring_sync(struct intel_ring_buffer *ring,
		    struct intel_ring_buffer *to,
		    u32 seqno);
162

163 164
int intel_init_render_ring_buffer(struct drm_device *dev);
int intel_init_bsd_ring_buffer(struct drm_device *dev);
165
int intel_init_blt_ring_buffer(struct drm_device *dev);
166

167 168
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
169

170
#endif /* _INTEL_RINGBUFFER_H_ */