i915_debugfs.c 57.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/debugfs.h>
31
#include <linux/slab.h>
32
#include <linux/export.h>
33
#include <drm/drmP.h>
34
#include "intel_drv.h"
35
#include "intel_ringbuffer.h"
36
#include <drm/i915_drm.h>
37 38 39 40 41 42 43
#include "i915_drv.h"

#define DRM_I915_RING_DEBUG 1


#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
44
enum {
45
	ACTIVE_LIST,
C
Chris Wilson 已提交
46
	INACTIVE_LIST,
47
	PINNED_LIST,
C
Chris Wilson 已提交
48
};
49

50 51 52 53 54 55 56 57 58 59 60 61
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
D
Daniel Vetter 已提交
63 64 65 66 67
#define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
#define DEV_INFO_SEP ;
	DEV_INFO_FLAGS;
#undef DEV_INFO_FLAG
#undef DEV_INFO_SEP
68 69 70

	return 0;
}
71

72
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
73
{
74
	if (obj->user_pin_count > 0)
75
		return "P";
76
	else if (obj->pin_count > 0)
77 78 79 80 81
		return "p";
	else
		return " ";
}

82
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
83
{
84 85 86 87 88 89
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
90 91
}

92
static const char *cache_level_str(int type)
93 94
{
	switch (type) {
95 96 97
	case I915_CACHE_NONE: return " uncached";
	case I915_CACHE_LLC: return " snooped (LLC)";
	case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
98 99 100 101
	default: return "";
	}
}

102 103 104
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
105
	seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d %d%s%s%s",
106 107 108
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
109
		   obj->base.size / 1024,
110 111
		   obj->base.read_domains,
		   obj->base.write_domain,
112 113
		   obj->last_read_seqno,
		   obj->last_write_seqno,
114
		   obj->last_fenced_seqno,
115
		   cache_level_str(obj->cache_level),
116 117 118 119
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
120 121
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
122 123 124
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
	if (obj->gtt_space != NULL)
125 126
		seq_printf(m, " (gtt offset: %08x, size: %08x)",
			   obj->gtt_offset, (unsigned int)obj->gtt_space->size);
127 128 129 130 131 132 133 134 135
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
136 137
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
138 139
}

140
static int i915_gem_object_list_info(struct seq_file *m, void *data)
141 142
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
143 144
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
145 146
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
147
	struct drm_i915_gem_object *obj;
148 149
	size_t total_obj_size, total_gtt_size;
	int count, ret;
150 151 152 153

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
154

155 156 157
	switch (list) {
	case ACTIVE_LIST:
		seq_printf(m, "Active:\n");
158
		head = &dev_priv->mm.active_list;
159 160
		break;
	case INACTIVE_LIST:
161
		seq_printf(m, "Inactive:\n");
162 163 164
		head = &dev_priv->mm.inactive_list;
		break;
	default:
165 166
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
167 168
	}

169
	total_obj_size = total_gtt_size = count = 0;
170
	list_for_each_entry(obj, head, mm_list) {
171
		seq_printf(m, "   ");
172
		describe_obj(m, obj);
173
		seq_printf(m, "\n");
174 175
		total_obj_size += obj->base.size;
		total_gtt_size += obj->gtt_space->size;
176
		count++;
177
	}
178
	mutex_unlock(&dev->struct_mutex);
179

180 181
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
182 183 184
	return 0;
}

185 186 187 188 189 190 191 192 193
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
		size += obj->gtt_space->size; \
		++count; \
		if (obj->map_and_fenceable) { \
			mappable_size += obj->gtt_space->size; \
			++mappable_count; \
		} \
	} \
194
} while (0)
195

196 197 198 199 200
static int i915_gem_object_info(struct seq_file *m, void* data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
201 202
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
203
	struct drm_i915_gem_object *obj;
204 205 206 207 208 209
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

210 211 212 213 214
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
C
Chris Wilson 已提交
215
	count_objects(&dev_priv->mm.bound_list, gtt_list);
216 217 218 219 220 221 222 223 224 225 226 227 228
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
	count_objects(&dev_priv->mm.active_list, mm_list);
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
	count_objects(&dev_priv->mm.inactive_list, mm_list);
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

229 230
	size = count = purgeable_size = purgeable_count = 0;
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
C
Chris Wilson 已提交
231
		size += obj->base.size, ++count;
232 233 234
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
235 236
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

237
	size = count = mappable_size = mappable_count = 0;
C
Chris Wilson 已提交
238
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
239 240 241 242 243 244 245 246
		if (obj->fault_mappable) {
			size += obj->gtt_space->size;
			++count;
		}
		if (obj->pin_mappable) {
			mappable_size += obj->gtt_space->size;
			++mappable_count;
		}
247 248 249 250
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
251
	}
252 253
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
254 255 256 257 258 259 260
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

	seq_printf(m, "%zu [%zu] gtt total\n",
		   dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
261 262 263 264 265 266

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

267 268 269 270
static int i915_gem_gtt_info(struct seq_file *m, void* data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
271
	uintptr_t list = (uintptr_t) node->info_ent->data;
272 273 274 275 276 277 278 279 280 281
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
C
Chris Wilson 已提交
282
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
283 284 285
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
		seq_printf(m, "   ");
		describe_obj(m, obj);
		seq_printf(m, "\n");
		total_obj_size += obj->base.size;
		total_gtt_size += obj->gtt_space->size;
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

302 303 304 305 306 307 308 309
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
310 311
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
312 313 314 315 316
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
317
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
318 319
				   pipe, plane);
		} else {
320
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
321
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
322 323
					   pipe, plane);
			} else {
324
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
325 326 327 328 329 330
					   pipe, plane);
			}
			if (work->enable_stall_check)
				seq_printf(m, "Stall check enabled, ");
			else
				seq_printf(m, "Stall check waiting for page flip ioctl, ");
331
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
332 333

			if (work->old_fb_obj) {
334 335 336
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
					seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
337 338
			}
			if (work->pending_flip_obj) {
339 340 341
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
					seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
342 343 344 345 346 347 348 349
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

350 351 352 353 354
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
355
	struct intel_ring_buffer *ring;
356
	struct drm_i915_gem_request *gem_request;
357
	int ret, count, i;
358 359 360 361

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
362

363
	count = 0;
364 365 366 367 368
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
369
		list_for_each_entry(gem_request,
370
				    &ring->request_list,
371 372 373 374 375 376
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
377
	}
378 379
	mutex_unlock(&dev->struct_mutex);

380 381 382
	if (count == 0)
		seq_printf(m, "No requests\n");

383 384 385
	return 0;
}

386 387 388 389 390
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
		seq_printf(m, "Current sequence (%s): %d\n",
391
			   ring->name, ring->get_seqno(ring, false));
392 393 394
	}
}

395 396 397 398 399
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
400
	struct intel_ring_buffer *ring;
401
	int ret, i;
402 403 404 405

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
406

407 408
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
409 410 411

	mutex_unlock(&dev->struct_mutex);

412 413 414 415 416 417 418 419 420
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
421
	struct intel_ring_buffer *ring;
422
	int ret, i, pipe;
423 424 425 426

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
427

J
Jesse Barnes 已提交
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
467 468 469 470 471 472
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
473 474 475 476
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
497 498
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
499
	for_each_ring(ring, dev_priv, i) {
500
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
501 502 503
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
504
		}
505
		i915_ring_seqno_info(m, ring);
506
	}
507 508
	mutex_unlock(&dev->struct_mutex);

509 510 511
	return 0;
}

512 513 514 515 516
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
517 518 519 520 521
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
522 523 524 525

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
526
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
527

C
Chris Wilson 已提交
528 529
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
530 531 532
		if (obj == NULL)
			seq_printf(m, "unused");
		else
533
			describe_obj(m, obj);
534
		seq_printf(m, "\n");
535 536
	}

537
	mutex_unlock(&dev->struct_mutex);
538 539 540
	return 0;
}

541 542 543 544 545
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
546
	struct intel_ring_buffer *ring;
C
Chris Wilson 已提交
547
	const volatile u32 __iomem *hws;
548 549
	int i;

550
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
C
Chris Wilson 已提交
551
	hws = (volatile u32 __iomem *)ring->status_page.page_addr;
552 553 554 555 556 557 558 559 560 561 562
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

563 564 565
static const char *ring_str(int ring)
{
	switch (ring) {
566 567 568
	case RCS: return "render";
	case VCS: return "bsd";
	case BCS: return "blt";
569 570 571 572
	default: return "";
	}
}

573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
static const char *pin_flag(int pinned)
{
	if (pinned > 0)
		return " P";
	else if (pinned < 0)
		return " p";
	else
		return "";
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

603 604 605 606 607 608 609 610
static void print_error_buffers(struct seq_file *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
	seq_printf(m, "%s [%d]:\n", name, count);

	while (count--) {
611
		seq_printf(m, "  %08x %8u %04x %04x %x %x%s%s%s%s%s%s%s",
612 613 614 615
			   err->gtt_offset,
			   err->size,
			   err->read_domains,
			   err->write_domain,
616
			   err->rseqno, err->wseqno,
617 618 619 620
			   pin_flag(err->pinned),
			   tiling_flag(err->tiling),
			   dirty_flag(err->dirty),
			   purgeable_flag(err->purgeable),
621
			   err->ring != -1 ? " " : "",
622
			   ring_str(err->ring),
623
			   cache_level_str(err->cache_level));
624 625 626 627 628 629 630 631 632 633 634

		if (err->name)
			seq_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			seq_printf(m, " (fence: %d)", err->fence_reg);

		seq_printf(m, "\n");
		err++;
	}
}

635 636 637 638 639
static void i915_ring_error_state(struct seq_file *m,
				  struct drm_device *dev,
				  struct drm_i915_error_state *error,
				  unsigned ring)
{
640
	BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
641
	seq_printf(m, "%s command stream:\n", ring_str(ring));
642 643
	seq_printf(m, "  HEAD: 0x%08x\n", error->head[ring]);
	seq_printf(m, "  TAIL: 0x%08x\n", error->tail[ring]);
644
	seq_printf(m, "  CTL: 0x%08x\n", error->ctl[ring]);
645 646 647 648
	seq_printf(m, "  ACTHD: 0x%08x\n", error->acthd[ring]);
	seq_printf(m, "  IPEIR: 0x%08x\n", error->ipeir[ring]);
	seq_printf(m, "  IPEHR: 0x%08x\n", error->ipehr[ring]);
	seq_printf(m, "  INSTDONE: 0x%08x\n", error->instdone[ring]);
649
	if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
650
		seq_printf(m, "  BBADDR: 0x%08llx\n", error->bbaddr);
651

652 653 654
	if (INTEL_INFO(dev)->gen >= 4)
		seq_printf(m, "  INSTPS: 0x%08x\n", error->instps[ring]);
	seq_printf(m, "  INSTPM: 0x%08x\n", error->instpm[ring]);
655
	seq_printf(m, "  FADDR: 0x%08x\n", error->faddr[ring]);
656
	if (INTEL_INFO(dev)->gen >= 6) {
657
		seq_printf(m, "  RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
658
		seq_printf(m, "  FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
659 660 661 662 663 664
		seq_printf(m, "  SYNC_0: 0x%08x [last synced 0x%08x]\n",
			   error->semaphore_mboxes[ring][0],
			   error->semaphore_seqno[ring][0]);
		seq_printf(m, "  SYNC_1: 0x%08x [last synced 0x%08x]\n",
			   error->semaphore_mboxes[ring][1],
			   error->semaphore_seqno[ring][1]);
665
	}
666
	seq_printf(m, "  seqno: 0x%08x\n", error->seqno[ring]);
B
Ben Widawsky 已提交
667
	seq_printf(m, "  waiting: %s\n", yesno(error->waiting[ring]));
668 669
	seq_printf(m, "  ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
	seq_printf(m, "  ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
670 671
}

672 673 674 675 676
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

677 678
static int i915_error_state(struct seq_file *m, void *unused)
{
679 680
	struct i915_error_state_file_priv *error_priv = m->private;
	struct drm_device *dev = error_priv->dev;
681
	drm_i915_private_t *dev_priv = dev->dev_private;
682
	struct drm_i915_error_state *error = error_priv->error;
683
	struct intel_ring_buffer *ring;
684
	int i, j, page, offset, elt;
685

686
	if (!error) {
687
		seq_printf(m, "no error state collected\n");
688
		return 0;
689 690
	}

691 692
	seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
		   error->time.tv_usec);
693
	seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
694
	seq_printf(m, "EIR: 0x%08x\n", error->eir);
695
	seq_printf(m, "IER: 0x%08x\n", error->ier);
696
	seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
697 698
	seq_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	seq_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
B
Ben Widawsky 已提交
699
	seq_printf(m, "CCID: 0x%08x\n", error->ccid);
700

701
	for (i = 0; i < dev_priv->num_fence_regs; i++)
702 703
		seq_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

704 705 706
	for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
		seq_printf(m, "  INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);

707
	if (INTEL_INFO(dev)->gen >= 6) {
708
		seq_printf(m, "ERROR: 0x%08x\n", error->error);
709 710
		seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}
711

712 713 714
	if (INTEL_INFO(dev)->gen == 7)
		seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

715 716
	for_each_ring(ring, dev_priv, i)
		i915_ring_error_state(m, dev, error, i);
717

718 719 720 721 722 723 724 725 726
	if (error->active_bo)
		print_error_buffers(m, "Active",
				    error->active_bo,
				    error->active_bo_count);

	if (error->pinned_bo)
		print_error_buffers(m, "Pinned",
				    error->pinned_bo,
				    error->pinned_bo_count);
727

728 729
	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
		struct drm_i915_error_object *obj;
730

731
		if ((obj = error->ring[i].batchbuffer)) {
732 733 734
			seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
				   dev_priv->ring[i].name,
				   obj->gtt_offset);
735 736 737 738 739 740 741 742 743
			offset = 0;
			for (page = 0; page < obj->page_count; page++) {
				for (elt = 0; elt < PAGE_SIZE/4; elt++) {
					seq_printf(m, "%08x :  %08x\n", offset, obj->pages[page][elt]);
					offset += 4;
				}
			}
		}

744 745 746 747 748
		if (error->ring[i].num_requests) {
			seq_printf(m, "%s --- %d requests\n",
				   dev_priv->ring[i].name,
				   error->ring[i].num_requests);
			for (j = 0; j < error->ring[i].num_requests; j++) {
749
				seq_printf(m, "  seqno 0x%08x, emitted %ld, tail 0x%08x\n",
750
					   error->ring[i].requests[j].seqno,
751 752
					   error->ring[i].requests[j].jiffies,
					   error->ring[i].requests[j].tail);
753 754 755 756
			}
		}

		if ((obj = error->ring[i].ringbuffer)) {
757 758 759 760 761 762 763 764 765 766 767
			seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
				   dev_priv->ring[i].name,
				   obj->gtt_offset);
			offset = 0;
			for (page = 0; page < obj->page_count; page++) {
				for (elt = 0; elt < PAGE_SIZE/4; elt++) {
					seq_printf(m, "%08x :  %08x\n",
						   offset,
						   obj->pages[page][elt]);
					offset += 4;
				}
768 769 770
			}
		}
	}
771

772 773 774
	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

775 776 777
	if (error->display)
		intel_display_print_error_state(m, dev, error->display);

778 779
	return 0;
}
780

781 782 783 784 785 786 787 788 789
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
	struct seq_file *m = filp->private_data;
	struct i915_error_state_file_priv *error_priv = m->private;
	struct drm_device *dev = error_priv->dev;
790
	int ret;
791 792 793

	DRM_DEBUG_DRIVER("Resetting error state\n");

794 795 796 797
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct i915_error_state_file_priv *error_priv;
	unsigned long flags;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

	spin_lock_irqsave(&dev_priv->error_lock, flags);
	error_priv->error = dev_priv->first_error;
	if (error_priv->error)
		kref_get(&error_priv->error->ref);
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);

	return single_open(file, i915_error_state, error_priv);
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
	struct seq_file *m = file->private_data;
	struct i915_error_state_file_priv *error_priv = m->private;

	if (error_priv->error)
		kref_put(&error_priv->error->ref, i915_error_state_free);
	kfree(error_priv);

	return single_release(inode, file);
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
	.read = seq_read,
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

847 848 849 850 851
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
852 853 854 855 856 857 858 859 860 861
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
862 863 864 865 866 867 868 869 870 871 872

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
873
	int ret;
874 875 876 877 878 879 880 881 882 883 884

	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
885
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
886 887 888
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
889 890 891
		u32 rpstat;
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
892 893 894
		int max_freq;

		/* RPSTAT1 is in the GT power well */
895 896 897 898
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

899
		gen6_gt_force_wake_get(dev_priv);
900

901 902 903 904 905 906 907 908
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);

909 910 911
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

912
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
913
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
914 915 916 917 918 919
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
920
		seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
921
						GEN6_CAGF_SHIFT) * GT_FREQUENCY_MULTIPLIER);
922 923 924 925 926 927 928 929 930 931 932 933
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
934 935 936

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
937
			   max_freq * GT_FREQUENCY_MULTIPLIER);
938 939 940

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
941
			   max_freq * GT_FREQUENCY_MULTIPLIER);
942 943 944

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
945
			   max_freq * GT_FREQUENCY_MULTIPLIER);
946 947 948
	} else {
		seq_printf(m, "no P-state info available\n");
	}
949 950 951 952 953 954 955 956 957 958

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
959 960 961 962 963
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
964 965 966

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
967 968
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
969 970
	}

971 972
	mutex_unlock(&dev->struct_mutex);

973 974 975 976 977 978 979 980 981 982 983 984 985 986
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
987 988 989 990 991
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
992 993 994 995 996 997

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

998 999
	mutex_unlock(&dev->struct_mutex);

1000 1001 1002
	return 0;
}

1003
static int ironlake_drpc_info(struct seq_file *m)
1004 1005 1006 1007
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1035
	seq_printf(m, "Max P-state: P%d\n",
1036
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1037 1038 1039 1040 1041
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
	seq_printf(m, "Current RS state: ");
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
		seq_printf(m, "on\n");
		break;
	case RSX_STATUS_RC1:
		seq_printf(m, "RC1\n");
		break;
	case RSX_STATUS_RC1E:
		seq_printf(m, "RC1E\n");
		break;
	case RSX_STATUS_RS1:
		seq_printf(m, "RS1\n");
		break;
	case RSX_STATUS_RS2:
		seq_printf(m, "RS2 (RC6)\n");
		break;
	case RSX_STATUS_RS3:
		seq_printf(m, "RC3 (RC6+)\n");
		break;
	default:
		seq_printf(m, "unknown\n");
		break;
	}
1066 1067 1068 1069

	return 0;
}

1070 1071 1072 1073 1074 1075
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1076
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1077
	unsigned forcewake_count;
1078 1079 1080 1081 1082 1083 1084
	int count=0, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1085 1086 1087 1088 1089 1090 1091
	spin_lock_irq(&dev_priv->gt_lock);
	forcewake_count = dev_priv->forcewake_count;
	spin_unlock_irq(&dev_priv->gt_lock);

	if (forcewake_count) {
		seq_printf(m, "RC information inaccurate because somebody "
			      "holds a forcewake reference \n");
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1105 1106 1107
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1108 1109 1110 1111 1112 1113 1114 1115

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1116
	seq_printf(m, "RC1e Enabled: %s\n",
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
	seq_printf(m, "Current RC state: ");
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
			seq_printf(m, "Core Power Down\n");
		else
			seq_printf(m, "on\n");
		break;
	case GEN6_RC3:
		seq_printf(m, "RC3\n");
		break;
	case GEN6_RC6:
		seq_printf(m, "RC6\n");
		break;
	case GEN6_RC7:
		seq_printf(m, "RC7\n");
		break;
	default:
		seq_printf(m, "Unknown\n");
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1159 1160 1161 1162 1163 1164
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1179 1180 1181 1182 1183 1184
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1185
	if (!I915_HAS_FBC(dev)) {
1186 1187 1188 1189
		seq_printf(m, "FBC unsupported on this chipset\n");
		return 0;
	}

1190
	if (intel_fbc_enabled(dev)) {
1191 1192 1193 1194
		seq_printf(m, "FBC enabled\n");
	} else {
		seq_printf(m, "FBC disabled: ");
		switch (dev_priv->no_fbc_reason) {
C
Chris Wilson 已提交
1195 1196 1197
		case FBC_NO_OUTPUT:
			seq_printf(m, "no outputs");
			break;
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
		case FBC_STOLEN_TOO_SMALL:
			seq_printf(m, "not enough stolen memory");
			break;
		case FBC_UNSUPPORTED_MODE:
			seq_printf(m, "mode not supported");
			break;
		case FBC_MODE_TOO_LARGE:
			seq_printf(m, "mode too large");
			break;
		case FBC_BAD_PLANE:
			seq_printf(m, "FBC unsupported on plane");
			break;
		case FBC_NOT_TILED:
			seq_printf(m, "scanout buffer not tiled");
			break;
1213 1214 1215
		case FBC_MULTIPLE_PIPES:
			seq_printf(m, "multiple pipes are enabled");
			break;
1216 1217 1218
		case FBC_MODULE_PARAM:
			seq_printf(m, "disabled per module param (default off)");
			break;
1219 1220 1221 1222 1223 1224 1225 1226
		default:
			seq_printf(m, "unknown reason");
		}
		seq_printf(m, "\n");
	}
	return 0;
}

1227 1228 1229 1230 1231 1232 1233
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1234
	if (HAS_PCH_SPLIT(dev))
1235
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1236
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1237 1238 1239 1240 1241 1242
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1243 1244
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1245 1246 1247 1248

	return 0;
}

1249 1250 1251 1252 1253 1254
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1255 1256
	int ret;

1257 1258 1259
	if (!IS_GEN5(dev))
		return -ENODEV;

1260 1261 1262
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1263 1264 1265 1266

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1267
	mutex_unlock(&dev->struct_mutex);
1268 1269 1270 1271 1272 1273 1274 1275 1276

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1277 1278 1279 1280 1281 1282 1283 1284
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1285
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1286 1287 1288 1289
		seq_printf(m, "unsupported on this chipset\n");
		return 0;
	}

1290
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1291 1292 1293 1294 1295
	if (ret)
		return ret;

	seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");

1296 1297
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1298
	     gpu_freq++) {
B
Ben Widawsky 已提交
1299 1300 1301 1302
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1303
		seq_printf(m, "%d\t\t%d\n", gpu_freq * GT_FREQUENCY_MULTIPLIER, ia_freq * 100);
1304 1305
	}

1306
	mutex_unlock(&dev_priv->rps.hw_lock);
1307 1308 1309 1310

	return 0;
}

1311 1312 1313 1314 1315
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1316 1317 1318 1319 1320
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1321 1322 1323

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1324 1325
	mutex_unlock(&dev->struct_mutex);

1326 1327 1328
	return 0;
}

1329 1330 1331 1332 1333 1334
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1335
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1336 1337
	int ret;

1338 1339 1340
	if (data == NULL)
		return -ENOMEM;

1341 1342
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1343
		goto out;
1344

1345 1346 1347 1348
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1349 1350 1351

	mutex_unlock(&dev->struct_mutex);

1352 1353
out:
	kfree(data);
1354 1355 1356
	return 0;
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_fbdev *ifbdev;
	struct intel_framebuffer *fb;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
		   fb->base.bits_per_pixel);
1378
	describe_obj(m, fb->obj);
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	seq_printf(m, "\n");

	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
			   fb->base.bits_per_pixel);
1390
		describe_obj(m, fb->obj);
1391 1392 1393 1394 1395 1396 1397 1398
		seq_printf(m, "\n");
	}

	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1410
	if (dev_priv->ips.pwrctx) {
1411
		seq_printf(m, "power context ");
1412
		describe_obj(m, dev_priv->ips.pwrctx);
1413 1414
		seq_printf(m, "\n");
	}
1415

1416
	if (dev_priv->ips.renderctx) {
1417
		seq_printf(m, "render context ");
1418
		describe_obj(m, dev_priv->ips.renderctx);
1419 1420
		seq_printf(m, "\n");
	}
1421 1422 1423 1424 1425 1426

	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1427 1428 1429 1430 1431
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1432
	unsigned forcewake_count;
1433

1434 1435 1436
	spin_lock_irq(&dev_priv->gt_lock);
	forcewake_count = dev_priv->forcewake_count;
	spin_unlock_irq(&dev_priv->gt_lock);
1437

1438
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1439 1440 1441 1442

	return 0;
}

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
static const char *swizzle_string(unsigned swizzle)
{
	switch(swizzle) {
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
		return "unkown";
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1472 1473 1474 1475 1476
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1503 1504 1505 1506 1507 1508
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1524
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		seq_printf(m, "aliasing PPGTT:\n");
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
		seq_printf(m, "unsupported\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_DIV_A));
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_DIV_B));

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_REFSFR_B));

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));

	seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
	seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
		   intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
		   intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));

	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
static ssize_t
i915_wedged_read(struct file *filp,
		 char __user *ubuf,
		 size_t max,
		 loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	char buf[80];
	int len;

1602
	len = snprintf(buf, sizeof(buf),
1603 1604 1605
		       "wedged :  %d\n",
		       atomic_read(&dev_priv->mm.wedged));

1606 1607
	if (len > sizeof(buf))
		len = sizeof(buf);
1608

1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	return simple_read_from_buffer(ubuf, max, ppos, buf, len);
}

static ssize_t
i915_wedged_write(struct file *filp,
		  const char __user *ubuf,
		  size_t cnt,
		  loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	char buf[20];
	int val = 1;

	if (cnt > 0) {
1623
		if (cnt > sizeof(buf) - 1)
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
			return -EINVAL;

		if (copy_from_user(buf, ubuf, cnt))
			return -EFAULT;
		buf[cnt] = 0;

		val = simple_strtoul(buf, NULL, 0);
	}

	DRM_INFO("Manually setting wedged to %d\n", val);
1634
	i915_handle_error(dev, val);
1635 1636 1637 1638 1639 1640

	return cnt;
}

static const struct file_operations i915_wedged_fops = {
	.owner = THIS_MODULE,
1641
	.open = simple_open,
1642 1643
	.read = i915_wedged_read,
	.write = i915_wedged_write,
1644
	.llseek = default_llseek,
1645 1646
};

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
static ssize_t
i915_ring_stop_read(struct file *filp,
		    char __user *ubuf,
		    size_t max,
		    loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	char buf[20];
	int len;

	len = snprintf(buf, sizeof(buf),
		       "0x%08x\n", dev_priv->stop_rings);

	if (len > sizeof(buf))
		len = sizeof(buf);

	return simple_read_from_buffer(ubuf, max, ppos, buf, len);
}

static ssize_t
i915_ring_stop_write(struct file *filp,
		     const char __user *ubuf,
		     size_t cnt,
		     loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	char buf[20];
1676
	int val = 0, ret;
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690

	if (cnt > 0) {
		if (cnt > sizeof(buf) - 1)
			return -EINVAL;

		if (copy_from_user(buf, ubuf, cnt))
			return -EFAULT;
		buf[cnt] = 0;

		val = simple_strtoul(buf, NULL, 0);
	}

	DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);

1691 1692 1693 1694
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	dev_priv->stop_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static const struct file_operations i915_ring_stop_fops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.read = i915_ring_stop_read,
	.write = i915_ring_stop_write,
	.llseek = default_llseek,
};
1708

1709 1710 1711 1712 1713 1714 1715 1716 1717
static ssize_t
i915_max_freq_read(struct file *filp,
		   char __user *ubuf,
		   size_t max,
		   loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	char buf[80];
1718 1719 1720 1721 1722
	int len, ret;

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1723
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1724 1725
	if (ret)
		return ret;
1726

1727
	len = snprintf(buf, sizeof(buf),
1728
		       "max freq: %d\n", dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER);
1729
	mutex_unlock(&dev_priv->rps.hw_lock);
1730

1731 1732
	if (len > sizeof(buf))
		len = sizeof(buf);
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745

	return simple_read_from_buffer(ubuf, max, ppos, buf, len);
}

static ssize_t
i915_max_freq_write(struct file *filp,
		  const char __user *ubuf,
		  size_t cnt,
		  loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	char buf[20];
1746 1747 1748 1749
	int val = 1, ret;

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1750 1751

	if (cnt > 0) {
1752
		if (cnt > sizeof(buf) - 1)
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
			return -EINVAL;

		if (copy_from_user(buf, ubuf, cnt))
			return -EFAULT;
		buf[cnt] = 0;

		val = simple_strtoul(buf, NULL, 0);
	}

	DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);

1764
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1765 1766 1767
	if (ret)
		return ret;

1768 1769 1770
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
1771
	dev_priv->rps.max_delay = val / GT_FREQUENCY_MULTIPLIER;
1772

1773
	gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
1774
	mutex_unlock(&dev_priv->rps.hw_lock);
1775 1776 1777 1778 1779 1780

	return cnt;
}

static const struct file_operations i915_max_freq_fops = {
	.owner = THIS_MODULE,
1781
	.open = simple_open,
1782 1783 1784 1785 1786
	.read = i915_max_freq_read,
	.write = i915_max_freq_write,
	.llseek = default_llseek,
};

1787 1788 1789 1790 1791 1792 1793
static ssize_t
i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
		   loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	char buf[80];
1794 1795 1796 1797 1798
	int len, ret;

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1799
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1800 1801
	if (ret)
		return ret;
1802 1803

	len = snprintf(buf, sizeof(buf),
1804
		       "min freq: %d\n", dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER);
1805
	mutex_unlock(&dev_priv->rps.hw_lock);
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819

	if (len > sizeof(buf))
		len = sizeof(buf);

	return simple_read_from_buffer(ubuf, max, ppos, buf, len);
}

static ssize_t
i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
		    loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	char buf[20];
1820 1821 1822 1823
	int val = 1, ret;

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837

	if (cnt > 0) {
		if (cnt > sizeof(buf) - 1)
			return -EINVAL;

		if (copy_from_user(buf, ubuf, cnt))
			return -EFAULT;
		buf[cnt] = 0;

		val = simple_strtoul(buf, NULL, 0);
	}

	DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);

1838
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1839 1840 1841
	if (ret)
		return ret;

1842 1843 1844
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
1845
	dev_priv->rps.min_delay = val / GT_FREQUENCY_MULTIPLIER;
1846

1847
	gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
1848
	mutex_unlock(&dev_priv->rps.hw_lock);
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860

	return cnt;
}

static const struct file_operations i915_min_freq_fops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.read = i915_min_freq_read,
	.write = i915_min_freq_write,
	.llseek = default_llseek,
};

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
static ssize_t
i915_cache_sharing_read(struct file *filp,
		   char __user *ubuf,
		   size_t max,
		   loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	char buf[80];
	u32 snpcr;
1871
	int len, ret;
1872

1873 1874 1875
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1876 1877 1878 1879
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1880 1881 1882
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

1883
	len = snprintf(buf, sizeof(buf),
1884 1885 1886
		       "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
		       GEN6_MBC_SNPCR_SHIFT);

1887 1888
	if (len > sizeof(buf))
		len = sizeof(buf);
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904

	return simple_read_from_buffer(ubuf, max, ppos, buf, len);
}

static ssize_t
i915_cache_sharing_write(struct file *filp,
		  const char __user *ubuf,
		  size_t cnt,
		  loff_t *ppos)
{
	struct drm_device *dev = filp->private_data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	char buf[20];
	u32 snpcr;
	int val = 1;

1905 1906 1907
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

1908
	if (cnt > 0) {
1909
		if (cnt > sizeof(buf) - 1)
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
			return -EINVAL;

		if (copy_from_user(buf, ubuf, cnt))
			return -EFAULT;
		buf[cnt] = 0;

		val = simple_strtoul(buf, NULL, 0);
	}

	if (val < 0 || val > 3)
		return -EINVAL;

	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

	return cnt;
}

static const struct file_operations i915_cache_sharing_fops = {
	.owner = THIS_MODULE,
1935
	.open = simple_open,
1936 1937 1938 1939 1940
	.read = i915_cache_sharing_read,
	.write = i915_cache_sharing_write,
	.llseek = default_llseek,
};

1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
1959 1960 1961 1962

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
1963 1964 1965 1966

	return 0;
}

1967 1968 1969 1970 1971
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

1972
	if (INTEL_INFO(dev)->gen < 6)
1973 1974 1975 1976 1977 1978 1979
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

1980
static int i915_forcewake_release(struct inode *inode, struct file *file)
1981 1982 1983 1984
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

1985
	if (INTEL_INFO(dev)->gen < 6)
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2005
				  S_IRUSR,
2006 2007 2008 2009 2010
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2011
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2012 2013
}

2014 2015 2016 2017
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2018 2019 2020 2021
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2022
	ent = debugfs_create_file(name,
2023 2024
				  S_IRUGO | S_IWUSR,
				  root, dev,
2025
				  fops);
2026 2027 2028
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2029
	return drm_add_fake_info_node(minor, ent, fops);
2030 2031
}

2032
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2033
	{"i915_capabilities", i915_capabilities, 0},
2034
	{"i915_gem_objects", i915_gem_object_info, 0},
2035
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2036
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2037 2038
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2039
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2040 2041
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2042
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2043
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2044 2045 2046
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
2047 2048 2049 2050 2051
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2052
	{"i915_emon_status", i915_emon_status, 0},
2053
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2054
	{"i915_gfxec", i915_gfxec, 0},
2055
	{"i915_fbc_status", i915_fbc_status, 0},
2056
	{"i915_sr_status", i915_sr_status, 0},
2057
	{"i915_opregion", i915_opregion, 0},
2058
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2059
	{"i915_context_status", i915_context_status, 0},
2060
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2061
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2062
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2063
	{"i915_dpio", i915_dpio_info, 0},
2064
};
2065
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2066

2067
int i915_debugfs_init(struct drm_minor *minor)
2068
{
2069 2070
	int ret;

2071 2072 2073
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_wedged",
				  &i915_wedged_fops);
2074 2075 2076
	if (ret)
		return ret;

2077
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2078 2079
	if (ret)
		return ret;
2080 2081 2082 2083

	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_max_freq",
				  &i915_max_freq_fops);
2084 2085
	if (ret)
		return ret;
2086

2087 2088 2089 2090 2091 2092
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_min_freq",
				  &i915_min_freq_fops);
	if (ret)
		return ret;

2093 2094 2095
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_cache_sharing",
				  &i915_cache_sharing_fops);
2096 2097
	if (ret)
		return ret;
2098

2099 2100 2101 2102 2103
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_ring_stop",
				  &i915_ring_stop_fops);
	if (ret)
		return ret;
2104

2105 2106 2107 2108 2109 2110
	ret = i915_debugfs_create(minor->debugfs_root, minor,
				  "i915_error_state",
				  &i915_error_state_fops);
	if (ret)
		return ret;

2111 2112
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2113 2114 2115
					minor->debugfs_root, minor);
}

2116
void i915_debugfs_cleanup(struct drm_minor *minor)
2117
{
2118 2119
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2120 2121
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2122 2123
	drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
				 1, minor);
2124 2125
	drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
				 1, minor);
2126 2127
	drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
				 1, minor);
2128 2129
	drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
				 1, minor);
2130 2131
	drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
				 1, minor);
2132 2133
	drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
				 1, minor);
2134 2135 2136
}

#endif /* CONFIG_DEBUG_FS */