pm.c 8.3 KB
Newer Older
1
/*
2
 * arch/arm/mach-at91/pm.c
3 4 5 6 7 8 9 10 11 12
 * AT91 Power Management
 *
 * Copyright (C) 2005 David Brownell
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

13
#include <linux/gpio.h>
14
#include <linux/suspend.h>
15 16
#include <linux/sched.h>
#include <linux/proc_fs.h>
17
#include <linux/genalloc.h>
18 19 20
#include <linux/interrupt.h>
#include <linux/sysfs.h>
#include <linux/module.h>
21
#include <linux/of.h>
22
#include <linux/of_platform.h>
23
#include <linux/of_address.h>
24
#include <linux/platform_device.h>
25
#include <linux/io.h>
26
#include <linux/clk/at91_pmc.h>
27 28

#include <asm/irq.h>
A
Arun Sharma 已提交
29
#include <linux/atomic.h>
30 31 32
#include <asm/mach/time.h>
#include <asm/mach/irq.h>

33
#include <mach/cpu.h>
34
#include <mach/hardware.h>
35 36

#include "generic.h"
37
#include "pm.h"
38

39 40 41 42 43
static struct {
	unsigned long uhp_udp_mask;
	int memctrl;
} at91_pm_data;

44
static void (*at91_pm_standby)(void);
45
void __iomem *at91_ramc_base[2];
46

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
static int at91_pm_valid_state(suspend_state_t state)
{
	switch (state) {
		case PM_SUSPEND_ON:
		case PM_SUSPEND_STANDBY:
		case PM_SUSPEND_MEM:
			return 1;

		default:
			return 0;
	}
}


static suspend_state_t target_state;

/*
 * Called after processes are frozen, but before we shutdown devices.
 */
66
static int at91_pm_begin(suspend_state_t state)
67 68 69 70 71 72 73 74 75 76 77 78 79 80
{
	target_state = state;
	return 0;
}

/*
 * Verify that all the clocks are correct before entering
 * slow-clock mode.
 */
static int at91_pm_verify_clocks(void)
{
	unsigned long scsr;
	int i;

81
	scsr = at91_pmc_read(AT91_PMC_SCSR);
82 83

	/* USB must not be using PLLB */
84 85 86
	if ((scsr & at91_pm_data.uhp_udp_mask) != 0) {
		pr_err("AT91: PM - Suspend-to-RAM with USB still active\n");
		return 0;
87 88 89 90 91 92 93 94 95
	}

	/* PCK0..PCK3 must be disabled, or configured to use clk32k */
	for (i = 0; i < 4; i++) {
		u32 css;

		if ((scsr & (AT91_PMC_PCK0 << i)) == 0)
			continue;

96
		css = at91_pmc_read(AT91_PMC_PCKR(i)) & AT91_PMC_CSS;
97
		if (css != AT91_PMC_CSS_SLOW) {
98
			pr_err("AT91: PM - Suspend-to-RAM with PCK%d src %d\n", i, css);
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
			return 0;
		}
	}

	return 1;
}

/*
 * Call this from platform driver suspend() to see how deeply to suspend.
 * For example, some controllers (like OHCI) need one of the PLL clocks
 * in order to act as a wakeup source, and those are not available when
 * going into slow clock mode.
 *
 * REVISIT: generalize as clk_will_be_available(clk)?  Other platforms have
 * the very same problem (but not using at91 main_clk), and it'd be better
 * to add one generic API rather than lots of platform-specific ones.
 */
int at91_suspend_entering_slow_clock(void)
{
	return (target_state == PM_SUSPEND_MEM);
}
EXPORT_SYMBOL(at91_suspend_entering_slow_clock);


123 124
static void (*slow_clock)(void __iomem *pmc, void __iomem *ramc0,
			  void __iomem *ramc1, int memctrl);
125

126
#ifdef CONFIG_AT91_SLOW_CLOCK
127 128
extern void at91_slow_clock(void __iomem *pmc, void __iomem *ramc0,
			    void __iomem *ramc1, int memctrl);
129 130 131
extern u32 at91_slow_clock_sz;
#endif

132 133
static int at91_pm_enter(suspend_state_t state)
{
134
	at91_pinctrl_gpio_suspend();
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153

	switch (state) {
		/*
		 * Suspend-to-RAM is like STANDBY plus slow clock mode, so
		 * drivers must suspend more deeply:  only the master clock
		 * controller may be using the main oscillator.
		 */
		case PM_SUSPEND_MEM:
			/*
			 * Ensure that clocks are in a valid state.
			 */
			if (!at91_pm_verify_clocks())
				goto error;

			/*
			 * Enter slow clock mode by switching over to clk32k and
			 * turning off the main oscillator; reverse on wakeup.
			 */
			if (slow_clock) {
154 155 156 157
#ifdef CONFIG_AT91_SLOW_CLOCK
				/* copy slow_clock handler to SRAM, and call it */
				memcpy(slow_clock, at91_slow_clock, at91_slow_clock_sz);
#endif
158
				slow_clock(at91_pmc_base, at91_ramc_base[0],
159 160
					   at91_ramc_base[1],
					   at91_pm_data.memctrl);
161 162
				break;
			} else {
163
				pr_info("AT91: PM - no slow clock mode enabled ...\n");
164 165 166 167 168 169 170 171 172 173 174 175
				/* FALLTHROUGH leaving master clock alone */
			}

		/*
		 * STANDBY mode has *all* drivers suspended; ignores irqs not
		 * marked as 'wakeup' event sources; and reduces DRAM power.
		 * But otherwise it's identical to PM_SUSPEND_ON:  cpu idle, and
		 * nothing fancy done with main or cpu clocks.
		 */
		case PM_SUSPEND_STANDBY:
			/*
			 * NOTE: the Wait-for-Interrupt instruction needs to be
176 177
			 * in icache so no SDRAM accesses are needed until the
			 * wakeup IRQ occurs and self-refresh is terminated.
178 179
			 * For ARM 926 based chips, this requirement is weaker
			 * as at91sam9 can access a RAM in self-refresh mode.
180
			 */
181 182
			if (at91_pm_standby)
				at91_pm_standby();
183
			break;
184 185

		case PM_SUSPEND_ON:
186
			cpu_do_idle();
187 188 189 190 191 192 193 194 195
			break;

		default:
			pr_debug("AT91: PM - bogus suspend state %d\n", state);
			goto error;
	}

error:
	target_state = PM_SUSPEND_ON;
196

197
	at91_pinctrl_gpio_resume();
198 199 200
	return 0;
}

201 202 203 204 205 206 207 208
/*
 * Called right prior to thawing processes.
 */
static void at91_pm_end(void)
{
	target_state = PM_SUSPEND_ON;
}

209

210
static const struct platform_suspend_ops at91_pm_ops = {
211 212 213 214
	.valid	= at91_pm_valid_state,
	.begin	= at91_pm_begin,
	.enter	= at91_pm_enter,
	.end	= at91_pm_end,
215 216
};

217 218 219 220 221 222 223 224 225 226 227 228
static struct platform_device at91_cpuidle_device = {
	.name = "cpuidle-at91",
};

void at91_pm_set_standby(void (*at91_standby)(void))
{
	if (at91_standby) {
		at91_cpuidle_device.dev.platform_data = at91_standby;
		at91_pm_standby = at91_standby;
	}
}

229
static const struct of_device_id ramc_ids[] __initconst = {
230 231 232 233 234 235 236
	{ .compatible = "atmel,at91rm9200-sdramc", .data = at91rm9200_standby },
	{ .compatible = "atmel,at91sam9260-sdramc", .data = at91sam9_sdram_standby },
	{ .compatible = "atmel,at91sam9g45-ddramc", .data = at91_ddr_standby },
	{ .compatible = "atmel,sama5d3-ddramc", .data = at91_ddr_standby },
	{ /*sentinel*/ }
};

237
static __init void at91_dt_ramc(void)
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
{
	struct device_node *np;
	const struct of_device_id *of_id;
	int idx = 0;
	const void *standby = NULL;

	for_each_matching_node_and_match(np, ramc_ids, &of_id) {
		at91_ramc_base[idx] = of_iomap(np, 0);
		if (!at91_ramc_base[idx])
			panic(pr_fmt("unable to map ramc[%d] cpu registers\n"), idx);

		if (!standby)
			standby = of_id->data;

		idx++;
	}

	if (!idx)
		panic(pr_fmt("unable to find compatible ram controller node in dtb\n"));

	if (!standby) {
		pr_warn("ramc no standby function available\n");
		return;
	}

	at91_pm_set_standby(standby);
}

266 267 268 269 270 271 272
#ifdef CONFIG_AT91_SLOW_CLOCK
static void __init at91_pm_sram_init(void)
{
	struct gen_pool *sram_pool;
	phys_addr_t sram_pbase;
	unsigned long sram_base;
	struct device_node *node;
273
	struct platform_device *pdev = NULL;
274

275 276 277 278 279 280
	for_each_compatible_node(node, NULL, "mmio-sram") {
		pdev = of_find_device_by_node(node);
		if (pdev) {
			of_node_put(node);
			break;
		}
281 282 283 284
	}

	if (!pdev) {
		pr_warn("%s: failed to find sram device!\n", __func__);
285
		return;
286 287 288 289 290
	}

	sram_pool = dev_get_gen_pool(&pdev->dev);
	if (!sram_pool) {
		pr_warn("%s: sram pool unavailable!\n", __func__);
291
		return;
292 293 294 295 296
	}

	sram_base = gen_pool_alloc(sram_pool, at91_slow_clock_sz);
	if (!sram_base) {
		pr_warn("%s: unable to alloc ocram!\n", __func__);
297
		return;
298 299 300 301 302 303 304 305
	}

	sram_pbase = gen_pool_virt_to_phys(sram_pool, sram_base);
	slow_clock = __arm_ioremap_exec(sram_pbase, at91_slow_clock_sz, false);
}
#endif


306
static void __init at91_pm_init(void)
307
{
308
#ifdef CONFIG_AT91_SLOW_CLOCK
309
	at91_pm_sram_init();
310 311
#endif

312 313
	pr_info("AT91: Power Management%s\n", (slow_clock ? " (with slow clock mode)" : ""));

314 315
	if (at91_cpuidle_device.dev.platform_data)
		platform_device_register(&at91_cpuidle_device);
316

317
	suspend_set_ops(&at91_pm_ops);
318
}
319

320
void __init at91rm9200_pm_init(void)
321
{
322 323
	at91_dt_ramc();

324 325 326 327 328 329 330 331 332 333 334
	/*
	 * AT91RM9200 SDRAM low-power mode cannot be used with self-refresh.
	 */
	at91_ramc_write(0, AT91RM9200_SDRAMC_LPR, 0);

	at91_pm_data.uhp_udp_mask = AT91RM9200_PMC_UHP | AT91RM9200_PMC_UDP;
	at91_pm_data.memctrl = AT91_MEMCTRL_MC;

	at91_pm_init();
}

335
void __init at91sam9260_pm_init(void)
336
{
337
	at91_dt_ramc();
338 339 340 341 342
	at91_pm_data.memctrl = AT91_MEMCTRL_SDRAMC;
	at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
	return at91_pm_init();
}

343
void __init at91sam9g45_pm_init(void)
344
{
345
	at91_dt_ramc();
346 347 348
	at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP;
	at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
	return at91_pm_init();
349
}
350

351
void __init at91sam9x5_pm_init(void)
352
{
353
	at91_dt_ramc();
354 355 356 357
	at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
	at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
	return at91_pm_init();
}