pm.c 6.4 KB
Newer Older
1
/*
2
 * arch/arm/mach-at91/pm.c
3 4 5 6 7 8 9 10 11 12
 * AT91 Power Management
 *
 * Copyright (C) 2005 David Brownell
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

13
#include <linux/gpio.h>
14
#include <linux/suspend.h>
15 16 17 18 19
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/interrupt.h>
#include <linux/sysfs.h>
#include <linux/module.h>
20
#include <linux/of.h>
21
#include <linux/platform_device.h>
22
#include <linux/io.h>
23
#include <linux/clk/at91_pmc.h>
24 25

#include <asm/irq.h>
A
Arun Sharma 已提交
26
#include <linux/atomic.h>
27 28 29
#include <asm/mach/time.h>
#include <asm/mach/irq.h>

30
#include <mach/cpu.h>
31
#include <mach/hardware.h>
32 33

#include "generic.h"
34
#include "pm.h"
35

36 37 38 39 40
static struct {
	unsigned long uhp_udp_mask;
	int memctrl;
} at91_pm_data;

41 42
static void (*at91_pm_standby)(void);

43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
static int at91_pm_valid_state(suspend_state_t state)
{
	switch (state) {
		case PM_SUSPEND_ON:
		case PM_SUSPEND_STANDBY:
		case PM_SUSPEND_MEM:
			return 1;

		default:
			return 0;
	}
}


static suspend_state_t target_state;

/*
 * Called after processes are frozen, but before we shutdown devices.
 */
62
static int at91_pm_begin(suspend_state_t state)
63 64 65 66 67 68 69 70 71 72 73 74 75 76
{
	target_state = state;
	return 0;
}

/*
 * Verify that all the clocks are correct before entering
 * slow-clock mode.
 */
static int at91_pm_verify_clocks(void)
{
	unsigned long scsr;
	int i;

77
	scsr = at91_pmc_read(AT91_PMC_SCSR);
78 79

	/* USB must not be using PLLB */
80 81 82
	if ((scsr & at91_pm_data.uhp_udp_mask) != 0) {
		pr_err("AT91: PM - Suspend-to-RAM with USB still active\n");
		return 0;
83 84 85 86 87 88 89 90 91
	}

	/* PCK0..PCK3 must be disabled, or configured to use clk32k */
	for (i = 0; i < 4; i++) {
		u32 css;

		if ((scsr & (AT91_PMC_PCK0 << i)) == 0)
			continue;

92
		css = at91_pmc_read(AT91_PMC_PCKR(i)) & AT91_PMC_CSS;
93
		if (css != AT91_PMC_CSS_SLOW) {
94
			pr_err("AT91: PM - Suspend-to-RAM with PCK%d src %d\n", i, css);
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
			return 0;
		}
	}

	return 1;
}

/*
 * Call this from platform driver suspend() to see how deeply to suspend.
 * For example, some controllers (like OHCI) need one of the PLL clocks
 * in order to act as a wakeup source, and those are not available when
 * going into slow clock mode.
 *
 * REVISIT: generalize as clk_will_be_available(clk)?  Other platforms have
 * the very same problem (but not using at91 main_clk), and it'd be better
 * to add one generic API rather than lots of platform-specific ones.
 */
int at91_suspend_entering_slow_clock(void)
{
	return (target_state == PM_SUSPEND_MEM);
}
EXPORT_SYMBOL(at91_suspend_entering_slow_clock);


119 120
static void (*slow_clock)(void __iomem *pmc, void __iomem *ramc0,
			  void __iomem *ramc1, int memctrl);
121

122
#ifdef CONFIG_AT91_SLOW_CLOCK
123 124
extern void at91_slow_clock(void __iomem *pmc, void __iomem *ramc0,
			    void __iomem *ramc1, int memctrl);
125 126 127
extern u32 at91_slow_clock_sz;
#endif

128 129
static int at91_pm_enter(suspend_state_t state)
{
130
	at91_pinctrl_gpio_suspend();
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149

	switch (state) {
		/*
		 * Suspend-to-RAM is like STANDBY plus slow clock mode, so
		 * drivers must suspend more deeply:  only the master clock
		 * controller may be using the main oscillator.
		 */
		case PM_SUSPEND_MEM:
			/*
			 * Ensure that clocks are in a valid state.
			 */
			if (!at91_pm_verify_clocks())
				goto error;

			/*
			 * Enter slow clock mode by switching over to clk32k and
			 * turning off the main oscillator; reverse on wakeup.
			 */
			if (slow_clock) {
150 151 152 153
#ifdef CONFIG_AT91_SLOW_CLOCK
				/* copy slow_clock handler to SRAM, and call it */
				memcpy(slow_clock, at91_slow_clock, at91_slow_clock_sz);
#endif
154
				slow_clock(at91_pmc_base, at91_ramc_base[0],
155 156
					   at91_ramc_base[1],
					   at91_pm_data.memctrl);
157 158
				break;
			} else {
159
				pr_info("AT91: PM - no slow clock mode enabled ...\n");
160 161 162 163 164 165 166 167 168 169 170 171
				/* FALLTHROUGH leaving master clock alone */
			}

		/*
		 * STANDBY mode has *all* drivers suspended; ignores irqs not
		 * marked as 'wakeup' event sources; and reduces DRAM power.
		 * But otherwise it's identical to PM_SUSPEND_ON:  cpu idle, and
		 * nothing fancy done with main or cpu clocks.
		 */
		case PM_SUSPEND_STANDBY:
			/*
			 * NOTE: the Wait-for-Interrupt instruction needs to be
172 173
			 * in icache so no SDRAM accesses are needed until the
			 * wakeup IRQ occurs and self-refresh is terminated.
174 175
			 * For ARM 926 based chips, this requirement is weaker
			 * as at91sam9 can access a RAM in self-refresh mode.
176
			 */
177 178
			if (at91_pm_standby)
				at91_pm_standby();
179
			break;
180 181

		case PM_SUSPEND_ON:
182
			cpu_do_idle();
183 184 185 186 187 188 189 190 191
			break;

		default:
			pr_debug("AT91: PM - bogus suspend state %d\n", state);
			goto error;
	}

error:
	target_state = PM_SUSPEND_ON;
192

193
	at91_pinctrl_gpio_resume();
194 195 196
	return 0;
}

197 198 199 200 201 202 203 204
/*
 * Called right prior to thawing processes.
 */
static void at91_pm_end(void)
{
	target_state = PM_SUSPEND_ON;
}

205

206
static const struct platform_suspend_ops at91_pm_ops = {
207 208 209 210
	.valid	= at91_pm_valid_state,
	.begin	= at91_pm_begin,
	.enter	= at91_pm_enter,
	.end	= at91_pm_end,
211 212
};

213 214 215 216 217 218 219 220 221 222 223 224
static struct platform_device at91_cpuidle_device = {
	.name = "cpuidle-at91",
};

void at91_pm_set_standby(void (*at91_standby)(void))
{
	if (at91_standby) {
		at91_cpuidle_device.dev.platform_data = at91_standby;
		at91_pm_standby = at91_standby;
	}
}

225 226
static int __init at91_pm_init(void)
{
227 228
#ifdef CONFIG_AT91_SLOW_CLOCK
	slow_clock = (void *) (AT91_IO_VIRT_BASE - at91_slow_clock_sz);
229 230
#endif

231 232
	pr_info("AT91: Power Management%s\n", (slow_clock ? " (with slow clock mode)" : ""));

233 234 235 236 237 238 239
	at91_pm_data.memctrl = AT91_MEMCTRL_SDRAMC;

	if (of_machine_is_compatible("atmel,at91rm9200")) {
		/*
		 * AT91RM9200 SDRAM low-power mode cannot be used with
		 * self-refresh.
		 */
240
		at91_ramc_write(0, AT91RM9200_SDRAMC_LPR, 0);
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255

		at91_pm_data.uhp_udp_mask = AT91RM9200_PMC_UHP |
					    AT91RM9200_PMC_UDP;
		at91_pm_data.memctrl = AT91_MEMCTRL_MC;
	} else if (of_machine_is_compatible("atmel,at91sam9260") ||
		   of_machine_is_compatible("atmel,at91sam9g20") ||
		   of_machine_is_compatible("atmel,at91sam9261") ||
		   of_machine_is_compatible("atmel,at91sam9g10") ||
		   of_machine_is_compatible("atmel,at91sam9263")) {
		at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP |
					    AT91SAM926x_PMC_UDP;
	} else if (of_machine_is_compatible("atmel,at91sam9g45")) {
		at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
	}

256 257
	if (at91_cpuidle_device.dev.platform_data)
		platform_device_register(&at91_cpuidle_device);
258

259
	suspend_set_ops(&at91_pm_ops);
260 261 262 263

	return 0;
}
arch_initcall(at91_pm_init);