sleep.S 4.8 KB
Newer Older
1
#include <linux/linkage.h>
2
#include <linux/threads.h>
3 4 5 6 7 8
#include <asm/asm-offsets.h>
#include <asm/assembler.h>
#include <asm/glue-cache.h>
#include <asm/glue-proc.h>
	.text

9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
/*
 * Implementation of MPIDR hash algorithm through shifting
 * and OR'ing.
 *
 * @dst: register containing hash result
 * @rs0: register containing affinity level 0 bit shift
 * @rs1: register containing affinity level 1 bit shift
 * @rs2: register containing affinity level 2 bit shift
 * @mpidr: register containing MPIDR value
 * @mask: register containing MPIDR mask
 *
 * Pseudo C-code:
 *
 *u32 dst;
 *
 *compute_mpidr_hash(u32 rs0, u32 rs1, u32 rs2, u32 mpidr, u32 mask) {
 *	u32 aff0, aff1, aff2;
 *	u32 mpidr_masked = mpidr & mask;
 *	aff0 = mpidr_masked & 0xff;
 *	aff1 = mpidr_masked & 0xff00;
 *	aff2 = mpidr_masked & 0xff0000;
 *	dst = (aff0 >> rs0 | aff1 >> rs1 | aff2 >> rs2);
 *}
 * Input registers: rs0, rs1, rs2, mpidr, mask
 * Output register: dst
 * Note: input and output registers must be disjoint register sets
         (eg: a macro instance with mpidr = r1 and dst = r1 is invalid)
 */
	.macro compute_mpidr_hash dst, rs0, rs1, rs2, mpidr, mask
	and	\mpidr, \mpidr, \mask			@ mask out MPIDR bits
	and	\dst, \mpidr, #0xff			@ mask=aff0
 ARM(	mov	\dst, \dst, lsr \rs0		)	@ dst=aff0>>rs0
 THUMB(	lsr	\dst, \dst, \rs0		)
	and	\mask, \mpidr, #0xff00			@ mask = aff1
 ARM(	orr	\dst, \dst, \mask, lsr \rs1	)	@ dst|=(aff1>>rs1)
 THUMB(	lsr	\mask, \mask, \rs1		)
 THUMB(	orr	\dst, \dst, \mask		)
	and	\mask, \mpidr, #0xff0000		@ mask = aff2
 ARM(	orr	\dst, \dst, \mask, lsr \rs2	)	@ dst|=(aff2>>rs2)
 THUMB(	lsr	\mask, \mask, \rs2		)
 THUMB(	orr	\dst, \dst, \mask		)
	.endm

52
/*
53 54 55 56 57
 * Save CPU state for a suspend.  This saves the CPU general purpose
 * registers, and allocates space on the kernel stack to save the CPU
 * specific registers and some other data for resume.
 *  r0 = suspend function arg0
 *  r1 = suspend function
58
 *  r2 = MPIDR value the resuming CPU will use
59
 */
60
ENTRY(__cpu_suspend)
61
	stmfd	sp!, {r4 - r11, lr}
62 63
#ifdef MULTI_CPU
	ldr	r10, =processor
64
	ldr	r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
65
#else
66
	ldr	r4, =cpu_suspend_size
67
#endif
68 69 70 71
	mov	r5, sp			@ current virtual SP
	add	r4, r4, #12		@ Space for pgd, virt sp, phys resume fn
	sub	sp, sp, r4		@ allocate CPU state on stack
	ldr	r3, =sleep_save_sp
72
	stmfd	sp!, {r0, r1}		@ save suspend func arg and pointer
73
	ldr	r3, [r3, #SLEEP_SAVE_SP_VIRT]
74 75 76 77 78 79 80 81 82
	ALT_SMP(ldr r0, =mpidr_hash)
	ALT_UP_B(1f)
	/* This ldmia relies on the memory layout of the mpidr_hash struct */
	ldmia	r0, {r1, r6-r8}	@ r1 = mpidr mask (r6,r7,r8) = l[0,1,2] shifts
	compute_mpidr_hash	r0, r6, r7, r8, r2, r1
	add	r3, r3, r0, lsl #2
1:	mov	r2, r5			@ virtual SP
	mov	r1, r4			@ size of save block
	add	r0, sp, #8		@ pointer to save block
83
	bl	__cpu_suspend_save
84
	badr	lr, cpu_suspend_abort
85
	ldmfd	sp!, {r0, pc}		@ call suspend fn
86
ENDPROC(__cpu_suspend)
87 88
	.ltorg

89
cpu_suspend_abort:
90
	ldmia	sp!, {r1 - r3}		@ pop phys pgd, virt SP, phys resume fn
91 92
	teq	r0, #0
	moveq	r0, #1			@ force non-zero value
93 94 95 96
	mov	sp, r2
	ldmfd	sp!, {r4 - r11, pc}
ENDPROC(cpu_suspend_abort)

97 98 99
/*
 * r0 = control register value
 */
100
	.align	5
101
	.pushsection	.idmap.text,"ax"
102 103
ENTRY(cpu_resume_mmu)
	ldr	r3, =cpu_resume_after_mmu
104
	instr_sync
105 106
	mcr	p15, 0, r0, c1, c0, 0	@ turn on MMU, I-cache, etc
	mrc	p15, 0, r0, c0, c0, 0	@ read id reg
107
	instr_sync
108 109
	mov	r0, r0
	mov	r0, r0
110
	ret	r3			@ jump to virtual address
111
ENDPROC(cpu_resume_mmu)
112
	.popsection
113
cpu_resume_after_mmu:
114
	bl	cpu_init		@ restore the und/abt/irq banked regs
115
	mov	r0, #0			@ return zero on success
116
	ldmfd	sp!, {r4 - r11, pc}
117 118
ENDPROC(cpu_resume_after_mmu)

119
	.text
120
	.align
121 122

#ifdef CONFIG_MMU
123 124
	.arm
ENTRY(cpu_resume_arm)
125
 THUMB(	badr	r9, 1f		)	@ Kernel is entered in ARM.
126 127 128
 THUMB(	bx	r9		)	@ If this is a Thumb-2 kernel,
 THUMB(	.thumb			)	@ switch to Thumb now.
 THUMB(1:			)
129 130
#endif

131
ENTRY(cpu_resume)
B
Ben Dooks 已提交
132
ARM_BE8(setend be)			@ ensure we are in BE mode
133 134 135 136
#ifdef CONFIG_ARM_VIRT_EXT
	bl	__hyp_stub_install_secondary
#endif
	safe_svcmode_maskall r1
137 138 139 140 141 142 143 144 145 146 147 148 149 150
	mov	r1, #0
	ALT_SMP(mrc p15, 0, r0, c0, c0, 5)
	ALT_UP_B(1f)
	adr	r2, mpidr_hash_ptr
	ldr	r3, [r2]
	add	r2, r2, r3		@ r2 = struct mpidr_hash phys address
	/*
	 * This ldmia relies on the memory layout of the mpidr_hash
	 * struct mpidr_hash.
	 */
	ldmia	r2, { r3-r6 }	@ r3 = mpidr mask (r4,r5,r6) = l[0,1,2] shifts
	compute_mpidr_hash	r1, r4, r5, r6, r0, r3
1:
	adr	r0, _sleep_save_sp
151 152
	ldr	r2, [r0]
	add	r0, r0, r2
153 154 155
	ldr	r0, [r0, #SLEEP_SAVE_SP_PHYS]
	ldr	r0, [r0, r1, lsl #2]

156 157 158 159 160
	@ load phys pgd, stack, resume fn
  ARM(	ldmia	r0!, {r1, sp, pc}	)
THUMB(	ldmia	r0!, {r1, r2, r3}	)
THUMB(	mov	sp, r2			)
THUMB(	bx	r3			)
161 162
ENDPROC(cpu_resume)

163
#ifdef CONFIG_MMU
164
ENDPROC(cpu_resume_arm)
165
#endif
166

167
	.align 2
168 169
_sleep_save_sp:
	.long	sleep_save_sp - .
170 171 172
mpidr_hash_ptr:
	.long	mpidr_hash - .			@ mpidr_hash struct offset

173
	.data
R
Russell King 已提交
174
	.align	2
175 176 177
	.type	sleep_save_sp, #object
ENTRY(sleep_save_sp)
	.space	SLEEP_SAVE_SP_SZ		@ struct sleep_save_sp