tlv320dac33.c 43.7 KB
Newer Older
1 2 3
/*
 * ALSA SoC Texas Instruments TLV320DAC33 codec driver
 *
4
 * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * Copyright:   (C) 2009 Nokia Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
 * 02110-1301 USA
 *
 */

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/pm.h>
#include <linux/i2c.h>
#include <linux/interrupt.h>
#include <linux/gpio.h>
32
#include <linux/regulator/consumer.h>
33
#include <linux/slab.h>
34 35 36 37 38 39 40 41 42 43
#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/soc.h>
#include <sound/initval.h>
#include <sound/tlv.h>

#include <sound/tlv320dac33-plat.h>
#include "tlv320dac33.h"

44 45 46 47 48 49 50 51 52
/*
 * The internal FIFO is 24576 bytes long
 * It can be configured to hold 16bit or 24bit samples
 * In 16bit configuration the FIFO can hold 6144 stereo samples
 * In 24bit configuration the FIFO can hold 4096 stereo samples
 */
#define DAC33_FIFO_SIZE_16BIT	6144
#define DAC33_FIFO_SIZE_24BIT	4096
#define DAC33_MODE7_MARGIN	10	/* Safety margin for FIFO in Mode7 */
53

54 55
#define BURST_BASEFREQ_HZ	49152000

56
#define SAMPLES_TO_US(rate, samples) \
57
	(1000000000 / (((rate) * 1000) / (samples)))
58 59

#define US_TO_SAMPLES(rate, us) \
60
	((rate) / (1000000 / ((us) < 1000000 ? (us) : 1000000)))
61

62
#define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
63
	(((samples)*5000) / (((burstrate)*5000) / ((burstrate) - (playrate))))
64

65 66
static void dac33_calculate_times(struct snd_pcm_substream *substream);
static int dac33_prepare_chip(struct snd_pcm_substream *substream);
67

68 69 70 71 72 73 74
enum dac33_state {
	DAC33_IDLE = 0,
	DAC33_PREFILL,
	DAC33_PLAYBACK,
	DAC33_FLUSH,
};

75 76 77
enum dac33_fifo_modes {
	DAC33_FIFO_BYPASS = 0,
	DAC33_FIFO_MODE1,
78
	DAC33_FIFO_MODE7,
79 80 81
	DAC33_FIFO_LAST_MODE,
};

82 83 84 85 86 87 88
#define DAC33_NUM_SUPPLIES 3
static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
	"AVDD",
	"DVDD",
	"IOVDD",
};

89 90 91 92
struct tlv320dac33_priv {
	struct mutex mutex;
	struct workqueue_struct *dac33_wq;
	struct work_struct work;
93
	struct snd_soc_codec *codec;
94
	struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
95
	struct snd_pcm_substream *substream;
96 97 98 99 100 101
	int power_gpio;
	int chip_power;
	int irq;
	unsigned int refclk;

	unsigned int alarm_threshold;	/* set to be half of LATENCY_TIME_MS */
102
	enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
103
	unsigned int fifo_size;		/* Size of the FIFO in samples */
104
	unsigned int nsample;		/* burst read amount from host */
105 106
	int mode1_latency;		/* latency caused by the i2c writes in
					 * us */
107
	u8 burst_bclkdiv;		/* BCLK divider value in burst mode */
108
	unsigned int burst_rate;	/* Interface speed in Burst modes */
109

110 111
	int keep_bclk;			/* Keep the BCLK continuously running
					 * in FIFO modes */
112 113 114 115 116 117 118
	spinlock_t lock;
	unsigned long long t_stamp1;	/* Time stamp for FIFO modes to */
	unsigned long long t_stamp2;	/* calculate the FIFO caused delay */

	unsigned int mode1_us_burst;	/* Time to burst read n number of
					 * samples */
	unsigned int mode7_us_to_lthr;	/* Time to reach lthr from uthr */
119

120 121
	unsigned int uthr;

122
	enum dac33_state state;
123 124
	enum snd_soc_control_type control_type;
	void *control_data;
125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
};

static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
0x00, 0x00,             /* 0x38 - 0x39 */
/* Registers 0x3a - 0x3f are reserved  */
            0x00, 0x00, /* 0x3a - 0x3b */
0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */

0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
0x00, 0x80,             /* 0x44 - 0x45 */
/* Registers 0x46 - 0x47 are reserved  */
            0x80, 0x80, /* 0x46 - 0x47 */

0x80, 0x00, 0x00,       /* 0x48 - 0x4a */
/* Registers 0x4b - 0x7c are reserved  */
                  0x00, /* 0x4b        */
0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
0x00,                   /* 0x7c        */

      0xda, 0x33, 0x03, /* 0x7d - 0x7f */
};

/* Register read and write */
static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
						unsigned reg)
{
	u8 *cache = codec->reg_cache;
	if (reg >= DAC33_CACHEREGNUM)
		return 0;

	return cache[reg];
}

static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
					 u8 reg, u8 value)
{
	u8 *cache = codec->reg_cache;
	if (reg >= DAC33_CACHEREGNUM)
		return;

	cache[reg] = value;
}

static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
		      u8 *value)
{
196
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
197
	int val, ret = 0;
198 199 200 201 202 203 204 205 206

	*value = reg & 0xff;

	/* If powered off, return the cached value */
	if (dac33->chip_power) {
		val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
		if (val < 0) {
			dev_err(codec->dev, "Read failed (%d)\n", val);
			value[0] = dac33_read_reg_cache(codec, reg);
207
			ret = val;
208 209 210 211 212 213 214 215
		} else {
			value[0] = val;
			dac33_write_reg_cache(codec, reg, val);
		}
	} else {
		value[0] = dac33_read_reg_cache(codec, reg);
	}

216
	return ret;
217 218 219 220 221
}

static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
222
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	u8 data[2];
	int ret = 0;

	/*
	 * data is
	 *   D15..D8 dac33 register offset
	 *   D7...D0 register data
	 */
	data[0] = reg & 0xff;
	data[1] = value & 0xff;

	dac33_write_reg_cache(codec, data[0], data[1]);
	if (dac33->chip_power) {
		ret = codec->hw_write(codec->control_data, data, 2);
		if (ret != 2)
			dev_err(codec->dev, "Write failed (%d)\n", ret);
		else
			ret = 0;
	}

	return ret;
}

static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
249
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
250 251 252 253 254 255 256 257 258 259 260 261 262
	int ret;

	mutex_lock(&dac33->mutex);
	ret = dac33_write(codec, reg, value);
	mutex_unlock(&dac33->mutex);

	return ret;
}

#define DAC33_I2C_ADDR_AUTOINC	0x80
static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
		       unsigned int value)
{
263
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	u8 data[3];
	int ret = 0;

	/*
	 * data is
	 *   D23..D16 dac33 register offset
	 *   D15..D8  register data MSB
	 *   D7...D0  register data LSB
	 */
	data[0] = reg & 0xff;
	data[1] = (value >> 8) & 0xff;
	data[2] = value & 0xff;

	dac33_write_reg_cache(codec, data[0], data[1]);
	dac33_write_reg_cache(codec, data[0] + 1, data[2]);

	if (dac33->chip_power) {
		/* We need to set autoincrement mode for 16 bit writes */
		data[0] |= DAC33_I2C_ADDR_AUTOINC;
		ret = codec->hw_write(codec->control_data, data, 3);
		if (ret != 3)
			dev_err(codec->dev, "Write failed (%d)\n", ret);
		else
			ret = 0;
	}

	return ret;
}

293
static void dac33_init_chip(struct snd_soc_codec *codec)
294
{
295
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
296

297
	if (unlikely(!dac33->chip_power))
298 299
		return;

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	/* A : DAC sample rate Fsref/1.5 */
	dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
	/* B : DAC src=normal, not muted */
	dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
					     DAC33_DACSRCL_LEFT);
	/* C : (defaults) */
	dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);

	/* 73 : volume soft stepping control,
	 clock source = internal osc (?) */
	dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);

	/* Restore only selected registers (gains mostly) */
	dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
		    dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
	dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
		    dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));

	dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
		    dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
	dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
		    dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
322 323 324 325

	dac33_write(codec, DAC33_OUT_AMP_CTRL,
		    dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));

326 327 328 329
	dac33_write(codec, DAC33_LDAC_PWR_CTRL,
		    dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
	dac33_write(codec, DAC33_RDAC_PWR_CTRL,
		    dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
330 331
}

332
static inline int dac33_read_id(struct snd_soc_codec *codec)
333
{
334
	int i, ret = 0;
335 336
	u8 reg;

337 338 339 340 341 342 343
	for (i = 0; i < 3; i++) {
		ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
		if (ret < 0)
			break;
	}

	return ret;
344 345 346 347 348 349 350 351 352 353
}

static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
{
	u8 reg;

	reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	if (power)
		reg |= DAC33_PDNALLB;
	else
354 355
		reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
			 DAC33_DACRPDNB | DAC33_DACLPDNB);
356 357 358
	dac33_write(codec, DAC33_PWR_CTRL, reg);
}

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
static inline void dac33_disable_digital(struct snd_soc_codec *codec)
{
	u8 reg;

	/* Stop the DAI clock */
	reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
	reg &= ~DAC33_BCLKON;
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);

	/* Power down the Oscillator, and DACs */
	reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
	dac33_write(codec, DAC33_PWR_CTRL, reg);
}

374
static int dac33_hard_power(struct snd_soc_codec *codec, int power)
375
{
376
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
377
	int ret = 0;
378 379

	mutex_lock(&dac33->mutex);
380 381 382

	/* Safety check */
	if (unlikely(power == dac33->chip_power)) {
383
		dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
384 385 386 387
			power ? "ON" : "OFF");
		goto exit;
	}

388
	if (power) {
389 390 391 392 393 394
		ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
					  dac33->supplies);
		if (ret != 0) {
			dev_err(codec->dev,
				"Failed to enable supplies: %d\n", ret);
				goto exit;
395
		}
396 397 398 399 400

		if (dac33->power_gpio >= 0)
			gpio_set_value(dac33->power_gpio, 1);

		dac33->chip_power = 1;
401 402
	} else {
		dac33_soft_power(codec, 0);
403
		if (dac33->power_gpio >= 0)
404
			gpio_set_value(dac33->power_gpio, 0);
405 406 407 408 409 410 411

		ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
					     dac33->supplies);
		if (ret != 0) {
			dev_err(codec->dev,
				"Failed to disable supplies: %d\n", ret);
			goto exit;
412
		}
413 414

		dac33->chip_power = 0;
415 416
	}

417 418 419
exit:
	mutex_unlock(&dac33->mutex);
	return ret;
420 421
}

422
static int dac33_playback_event(struct snd_soc_dapm_widget *w,
423 424 425 426 427 428 429 430 431 432 433
		struct snd_kcontrol *kcontrol, int event)
{
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);

	switch (event) {
	case SND_SOC_DAPM_PRE_PMU:
		if (likely(dac33->substream)) {
			dac33_calculate_times(dac33->substream);
			dac33_prepare_chip(dac33->substream);
		}
		break;
434 435 436
	case SND_SOC_DAPM_POST_PMD:
		dac33_disable_digital(w->codec);
		break;
437 438 439 440
	}
	return 0;
}

441
static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
442 443 444
			 struct snd_ctl_elem_value *ucontrol)
{
	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
445
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
446

447
	ucontrol->value.integer.value[0] = dac33->fifo_mode;
448 449 450 451

	return 0;
}

452
static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
453 454 455
			 struct snd_ctl_elem_value *ucontrol)
{
	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
456
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
457 458
	int ret = 0;

459
	if (dac33->fifo_mode == ucontrol->value.integer.value[0])
460 461 462 463 464 465
		return 0;
	/* Do not allow changes while stream is running*/
	if (codec->active)
		return -EPERM;

	if (ucontrol->value.integer.value[0] < 0 ||
466
	    ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
467 468
		ret = -EINVAL;
	else
469
		dac33->fifo_mode = ucontrol->value.integer.value[0];
470 471 472 473

	return ret;
}

474 475
/* Codec operation modes */
static const char *dac33_fifo_mode_texts[] = {
476
	"Bypass", "Mode 1", "Mode 7"
477 478 479 480 481 482
};

static const struct soc_enum dac33_fifo_mode_enum =
	SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
			    dac33_fifo_mode_texts);

483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
/* L/R Line Output Gain */
static const char *lr_lineout_gain_texts[] = {
	"Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
	"Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
};

static const struct soc_enum l_lineout_gain_enum =
	SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
			ARRAY_SIZE(lr_lineout_gain_texts),
			lr_lineout_gain_texts);

static const struct soc_enum r_lineout_gain_enum =
	SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
			ARRAY_SIZE(lr_lineout_gain_texts),
			lr_lineout_gain_texts);

499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
/*
 * DACL/R digital volume control:
 * from 0 dB to -63.5 in 0.5 dB steps
 * Need to be inverted later on:
 * 0x00 == 0 dB
 * 0x7f == -63.5 dB
 */
static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);

static const struct snd_kcontrol_new dac33_snd_controls[] = {
	SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
		DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
		0, 0x7f, 1, dac_digivol_tlv),
	SOC_DOUBLE_R("DAC Digital Playback Switch",
		 DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
	SOC_DOUBLE_R("Line to Line Out Volume",
		 DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
516 517
	SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
	SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
518 519
};

520 521 522 523 524
static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
	SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
		 dac33_get_fifo_mode, dac33_set_fifo_mode),
};

525 526 527 528 529 530 531
/* Analog bypass */
static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
	SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);

static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
	SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
/* LOP L/R invert selection */
static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};

static const struct soc_enum dac33_left_lom_enum =
	SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
			ARRAY_SIZE(dac33_lr_lom_texts),
			dac33_lr_lom_texts);

static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
SOC_DAPM_ENUM("Route", dac33_left_lom_enum);

static const struct soc_enum dac33_right_lom_enum =
	SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
			ARRAY_SIZE(dac33_lr_lom_texts),
			dac33_lr_lom_texts);

static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
SOC_DAPM_ENUM("Route", dac33_right_lom_enum);

551 552 553 554 555 556 557
static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
	SND_SOC_DAPM_OUTPUT("LEFT_LO"),
	SND_SOC_DAPM_OUTPUT("RIGHT_LO"),

	SND_SOC_DAPM_INPUT("LINEL"),
	SND_SOC_DAPM_INPUT("LINER"),

558 559
	SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
	SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
560 561 562 563 564 565 566

	/* Analog bypass */
	SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
				&dac33_dapm_abypassl_control),
	SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
				&dac33_dapm_abypassr_control),

567 568 569 570 571 572 573 574 575 576 577 578
	SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
		&dac33_dapm_left_lom_control),
	SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
		&dac33_dapm_right_lom_control),
	/*
	 * For DAPM path, when only the anlog bypass path is enabled, and the
	 * LOP inverted from the corresponding DAC side.
	 * This is needed, so we can attach the DAC power supply in this case.
	 */
	SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
	SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),

579
	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
580
			 DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
581
	SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
582
			 DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
583

584 585 586 587 588
	SND_SOC_DAPM_SUPPLY("Left DAC Power",
			    DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
	SND_SOC_DAPM_SUPPLY("Right DAC Power",
			    DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),

589 590 591
	SND_SOC_DAPM_SUPPLY("Codec Power",
			    DAC33_PWR_CTRL, 4, 0, NULL, 0),

592 593
	SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
	SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
594 595 596 597 598 599 600
};

static const struct snd_soc_dapm_route audio_map[] = {
	/* Analog bypass */
	{"Analog Left Bypass", "Switch", "LINEL"},
	{"Analog Right Bypass", "Switch", "LINER"},

601 602
	{"Output Left Amplifier", NULL, "DACL"},
	{"Output Right Amplifier", NULL, "DACR"},
603

604 605 606 607 608 609 610 611 612 613 614 615 616
	{"Left Bypass PGA", NULL, "Analog Left Bypass"},
	{"Right Bypass PGA", NULL, "Analog Right Bypass"},

	{"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
	{"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
	{"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
	{"Right LOM Inverted From", "LOP", "Analog Right Bypass"},

	{"Output Left Amplifier", NULL, "Left LOM Inverted From"},
	{"Output Right Amplifier", NULL, "Right LOM Inverted From"},

	{"DACL", NULL, "Left DAC Power"},
	{"DACR", NULL, "Right DAC Power"},
617

618 619
	{"Left Bypass PGA", NULL, "Left DAC Power"},
	{"Right Bypass PGA", NULL, "Right DAC Power"},
620

621
	/* output */
622 623
	{"LEFT_LO", NULL, "Output Left Amplifier"},
	{"RIGHT_LO", NULL, "Output Right Amplifier"},
624 625 626

	{"LEFT_LO", NULL, "Codec Power"},
	{"RIGHT_LO", NULL, "Codec Power"},
627 628 629 630 631
};

static int dac33_set_bias_level(struct snd_soc_codec *codec,
				enum snd_soc_bias_level level)
{
632 633
	int ret;

634 635 636 637 638 639
	switch (level) {
	case SND_SOC_BIAS_ON:
		break;
	case SND_SOC_BIAS_PREPARE:
		break;
	case SND_SOC_BIAS_STANDBY:
L
Liam Girdwood 已提交
640
		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
641
			/* Coming from OFF, switch on the codec */
642 643 644 645
			ret = dac33_hard_power(codec, 1);
			if (ret != 0)
				return ret;

646 647
			dac33_init_chip(codec);
		}
648 649
		break;
	case SND_SOC_BIAS_OFF:
650
		/* Do not power off, when the codec is already off */
L
Liam Girdwood 已提交
651
		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
652
			return 0;
653 654 655
		ret = dac33_hard_power(codec, 0);
		if (ret != 0)
			return ret;
656 657
		break;
	}
L
Liam Girdwood 已提交
658
	codec->dapm.bias_level = level;
659 660 661 662

	return 0;
}

663 664
static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
{
665
	struct snd_soc_codec *codec = dac33->codec;
666
	unsigned int delay;
667
	unsigned long flags;
668 669 670 671

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		dac33_write16(codec, DAC33_NSAMPLE_MSB,
672
			DAC33_THRREG(dac33->nsample));
673 674

		/* Take the timestamps */
675
		spin_lock_irqsave(&dac33->lock, flags);
676 677
		dac33->t_stamp2 = ktime_to_us(ktime_get());
		dac33->t_stamp1 = dac33->t_stamp2;
678
		spin_unlock_irqrestore(&dac33->lock, flags);
679

680 681
		dac33_write16(codec, DAC33_PREFILL_MSB,
				DAC33_THRREG(dac33->alarm_threshold));
682
		/* Enable Alarm Threshold IRQ with a delay */
683 684 685
		delay = SAMPLES_TO_US(dac33->burst_rate,
				     dac33->alarm_threshold) + 1000;
		usleep_range(delay, delay + 500);
686
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
687
		break;
688
	case DAC33_FIFO_MODE7:
689
		/* Take the timestamp */
690
		spin_lock_irqsave(&dac33->lock, flags);
691 692 693
		dac33->t_stamp1 = ktime_to_us(ktime_get());
		/* Move back the timestamp with drain time */
		dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
694
		spin_unlock_irqrestore(&dac33->lock, flags);
695

696
		dac33_write16(codec, DAC33_PREFILL_MSB,
697
				DAC33_THRREG(DAC33_MODE7_MARGIN));
698 699 700

		/* Enable Upper Threshold IRQ */
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
701
		break;
702 703 704 705 706 707 708 709 710
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
}

static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
{
711
	struct snd_soc_codec *codec = dac33->codec;
712
	unsigned long flags;
713 714 715

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
716
		/* Take the timestamp */
717
		spin_lock_irqsave(&dac33->lock, flags);
718
		dac33->t_stamp2 = ktime_to_us(ktime_get());
719
		spin_unlock_irqrestore(&dac33->lock, flags);
720

721 722 723
		dac33_write16(codec, DAC33_NSAMPLE_MSB,
				DAC33_THRREG(dac33->nsample));
		break;
724 725 726
	case DAC33_FIFO_MODE7:
		/* At the moment we are not using interrupts in mode7 */
		break;
727 728 729 730 731 732 733
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
}

734 735 736 737 738 739 740
static void dac33_work(struct work_struct *work)
{
	struct snd_soc_codec *codec;
	struct tlv320dac33_priv *dac33;
	u8 reg;

	dac33 = container_of(work, struct tlv320dac33_priv, work);
741
	codec = dac33->codec;
742 743 744 745 746

	mutex_lock(&dac33->mutex);
	switch (dac33->state) {
	case DAC33_PREFILL:
		dac33->state = DAC33_PLAYBACK;
747
		dac33_prefill_handler(dac33);
748 749
		break;
	case DAC33_PLAYBACK:
750
		dac33_playback_handler(dac33);
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
		break;
	case DAC33_IDLE:
		break;
	case DAC33_FLUSH:
		dac33->state = DAC33_IDLE;
		/* Mask all interrupts from dac33 */
		dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);

		/* flush fifo */
		reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
		reg |= DAC33_FIFOFLUSH;
		dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
		break;
	}
	mutex_unlock(&dac33->mutex);
}

static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
{
	struct snd_soc_codec *codec = dev;
771
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
772
	unsigned long flags;
773

774
	spin_lock_irqsave(&dac33->lock, flags);
775
	dac33->t_stamp1 = ktime_to_us(ktime_get());
776
	spin_unlock_irqrestore(&dac33->lock, flags);
777

778 779 780
	/* Do not schedule the workqueue in Mode7 */
	if (dac33->fifo_mode != DAC33_FIFO_MODE7)
		queue_work(dac33->dac33_wq, &dac33->work);
781 782 783 784 785 786

	return IRQ_HANDLED;
}

static void dac33_oscwait(struct snd_soc_codec *codec)
{
787
	int timeout = 60;
788 789 790
	u8 reg;

	do {
791
		usleep_range(1000, 2000);
792 793 794 795 796 797 798
		dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
	} while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
	if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
		dev_err(codec->dev,
			"internal oscillator calibration failed\n");
}

799 800 801 802
static int dac33_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
803
	struct snd_soc_codec *codec = rtd->codec;
804 805 806 807 808 809 810 811 812 813 814 815
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);

	/* Stream started, save the substream pointer */
	dac33->substream = substream;

	return 0;
}

static void dac33_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
816
	struct snd_soc_codec *codec = rtd->codec;
817 818 819 820 821
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);

	dac33->substream = NULL;
}

822 823
#define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
	(BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
824 825 826 827 828
static int dac33_hw_params(struct snd_pcm_substream *substream,
			   struct snd_pcm_hw_params *params,
			   struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
829
	struct snd_soc_codec *codec = rtd->codec;
830
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
831 832 833 834 835 836 837 838 839 840 841 842 843 844

	/* Check parameters for validity */
	switch (params_rate(params)) {
	case 44100:
	case 48000:
		break;
	default:
		dev_err(codec->dev, "unsupported rate %d\n",
			params_rate(params));
		return -EINVAL;
	}

	switch (params_format(params)) {
	case SNDRV_PCM_FORMAT_S16_LE:
845 846
		dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
847
		break;
848 849 850 851
	case SNDRV_PCM_FORMAT_S32_LE:
		dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
		dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
		break;
852 853 854 855 856 857 858 859 860 861
	default:
		dev_err(codec->dev, "unsupported format %d\n",
			params_format(params));
		return -EINVAL;
	}

	return 0;
}

#define CALC_OSCSET(rate, refclk) ( \
862
	((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
863 864 865 866 867 868 869 870 871 872 873
#define CALC_RATIOSET(rate, refclk) ( \
	((((refclk  * 100000) / rate) * 16384) + 50000) / 100000)

/*
 * tlv320dac33 is strict on the sequence of the register writes, if the register
 * writes happens in different order, than dac33 might end up in unknown state.
 * Use the known, working sequence of register writes to initialize the dac33.
 */
static int dac33_prepare_chip(struct snd_pcm_substream *substream)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
874
	struct snd_soc_codec *codec = rtd->codec;
875
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
876
	unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
877
	u8 aictrl_a, aictrl_b, fifoctrl_a;
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894

	switch (substream->runtime->rate) {
	case 44100:
	case 48000:
		oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
		ratioset = CALC_RATIOSET(substream->runtime->rate,
					 dac33->refclk);
		break;
	default:
		dev_err(codec->dev, "unsupported rate %d\n",
			substream->runtime->rate);
		return -EINVAL;
	}


	aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
	aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
895
	/* Read FIFO control A, and clear FIFO flush bit */
896
	fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
897 898
	fifoctrl_a &= ~DAC33_FIFOFLUSH;

899 900 901 902 903 904
	fifoctrl_a &= ~DAC33_WIDTH;
	switch (substream->runtime->format) {
	case SNDRV_PCM_FORMAT_S16_LE:
		aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
		fifoctrl_a |= DAC33_WIDTH;
		break;
905 906 907
	case SNDRV_PCM_FORMAT_S32_LE:
		aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
		break;
908 909 910 911 912 913 914
	default:
		dev_err(codec->dev, "unsupported format %d\n",
			substream->runtime->format);
		return -EINVAL;
	}

	mutex_lock(&dac33->mutex);
915 916 917 918 919 920 921 922 923 924

	if (!dac33->chip_power) {
		/*
		 * Chip is not powered yet.
		 * Do the init in the dac33_set_bias_level later.
		 */
		mutex_unlock(&dac33->mutex);
		return 0;
	}

925
	dac33_soft_power(codec, 0);
926 927 928 929 930 931 932 933
	dac33_soft_power(codec, 1);

	reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
	dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);

	/* Write registers 0x08 and 0x09 (MSB, LSB) */
	dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);

934 935
	/* OSC calibration time */
	dac33_write(codec, DAC33_CALIB_TIME, 96);
936 937 938 939 940 941 942 943 944 945 946 947 948 949

	/* adjustment treshold & step */
	dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
						 DAC33_ADJSTEP(1));

	/* div=4 / gain=1 / div */
	dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));

	pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
	pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
	dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);

	dac33_oscwait(codec);

950
	if (dac33->fifo_mode) {
951
		/* Generic for all FIFO modes */
952
		/* 50-51 : ASRC Control registers */
953
		dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
954 955 956 957 958 959 960 961
		dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */

		/* Write registers 0x34 and 0x35 (MSB, LSB) */
		dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);

		/* Set interrupts to high active */
		dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
	} else {
962
		/* FIFO bypass mode */
963 964 965 966 967
		/* 50-51 : ASRC Control registers */
		dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
		dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
	}

968 969 970 971 972 973
	/* Interrupt behaviour configuration */
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
			    DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
		break;
974
	case DAC33_FIFO_MODE7:
975 976
		dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
			DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
977
		break;
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
	default:
		/* in FIFO bypass mode, the interrupts are not used */
		break;
	}

	aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
		/*
		 * For mode1:
		 * Disable the FIFO bypass (Enable the use of FIFO)
		 * Select nSample mode
		 * BCLK is only running when data is needed by DAC33
		 */
993
		fifoctrl_a &= ~DAC33_FBYPAS;
994
		fifoctrl_a &= ~DAC33_FAUTO;
995 996 997 998
		if (dac33->keep_bclk)
			aictrl_b |= DAC33_BCLKON;
		else
			aictrl_b &= ~DAC33_BCLKON;
999
		break;
1000 1001 1002 1003 1004 1005 1006 1007 1008
	case DAC33_FIFO_MODE7:
		/*
		 * For mode1:
		 * Disable the FIFO bypass (Enable the use of FIFO)
		 * Select Threshold mode
		 * BCLK is only running when data is needed by DAC33
		 */
		fifoctrl_a &= ~DAC33_FBYPAS;
		fifoctrl_a |= DAC33_FAUTO;
1009 1010 1011 1012
		if (dac33->keep_bclk)
			aictrl_b |= DAC33_BCLKON;
		else
			aictrl_b &= ~DAC33_BCLKON;
1013
		break;
1014 1015 1016 1017
	default:
		/*
		 * For FIFO bypass mode:
		 * Enable the FIFO bypass (Disable the FIFO use)
L
Lucas De Marchi 已提交
1018
		 * Set the BCLK as continuous
1019
		 */
1020
		fifoctrl_a |= DAC33_FBYPAS;
1021 1022 1023
		aictrl_b |= DAC33_BCLKON;
		break;
	}
1024

1025
	dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
1026
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
1027
	dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
1028

1029 1030 1031 1032 1033 1034 1035 1036 1037
	/*
	 * BCLK divide ratio
	 * 0: 1.5
	 * 1: 1
	 * 2: 2
	 * ...
	 * 254: 254
	 * 255: 255
	 */
1038
	if (dac33->fifo_mode)
1039 1040
		dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
							dac33->burst_bclkdiv);
1041
	else
1042 1043 1044 1045
		if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
			dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
		else
			dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
1046

1047 1048
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
1049 1050
		dac33_write16(codec, DAC33_ATHR_MSB,
			      DAC33_THRREG(dac33->alarm_threshold));
1051
		break;
1052 1053 1054 1055 1056
	case DAC33_FIFO_MODE7:
		/*
		 * Configure the threshold levels, and leave 10 sample space
		 * at the bottom, and also at the top of the FIFO
		 */
1057
		dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
1058 1059
		dac33_write16(codec, DAC33_LTHR_MSB,
			      DAC33_THRREG(DAC33_MODE7_MARGIN));
1060
		break;
1061 1062
	default:
		break;
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	}

	mutex_unlock(&dac33->mutex);

	return 0;
}

static void dac33_calculate_times(struct snd_pcm_substream *substream)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1073
	struct snd_soc_codec *codec = rtd->codec;
1074
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1075 1076
	unsigned int period_size = substream->runtime->period_size;
	unsigned int rate = substream->runtime->rate;
1077 1078
	unsigned int nsample_limit;

1079 1080 1081 1082
	/* In bypass mode we don't need to calculate */
	if (!dac33->fifo_mode)
		return;

1083 1084
	switch (dac33->fifo_mode) {
	case DAC33_FIFO_MODE1:
1085 1086 1087
		/* Number of samples under i2c latency */
		dac33->alarm_threshold = US_TO_SAMPLES(rate,
						dac33->mode1_latency);
1088
		nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
1089

1090
		if (period_size <= dac33->alarm_threshold)
1091
			/*
1092 1093
			 * Configure nSamaple to number of periods,
			 * which covers the latency requironment.
1094
			 */
1095 1096 1097 1098 1099 1100 1101 1102
			dac33->nsample = period_size *
				((dac33->alarm_threshold / period_size) +
				(dac33->alarm_threshold % period_size ?
				1 : 0));
		else if (period_size > nsample_limit)
			dac33->nsample = nsample_limit;
		else
			dac33->nsample = period_size;
1103

1104 1105 1106 1107 1108 1109
		dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
						      dac33->nsample);
		dac33->t_stamp1 = 0;
		dac33->t_stamp2 = 0;
		break;
	case DAC33_FIFO_MODE7:
1110 1111
		dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
						    dac33->burst_rate) + 9;
1112 1113 1114 1115
		if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
			dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
		if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
			dac33->uthr = (DAC33_MODE7_MARGIN + 10);
1116

1117
		dac33->mode7_us_to_lthr =
1118
				SAMPLES_TO_US(substream->runtime->rate,
1119
					dac33->uthr - DAC33_MODE7_MARGIN + 1);
1120 1121 1122 1123 1124
		dac33->t_stamp1 = 0;
		break;
	default:
		break;
	}
1125 1126 1127 1128 1129 1130 1131

}

static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
			     struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1132
	struct snd_soc_codec *codec = rtd->codec;
1133
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1134 1135 1136 1137 1138 1139
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
	case SNDRV_PCM_TRIGGER_RESUME:
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1140
		if (dac33->fifo_mode) {
1141 1142 1143 1144 1145 1146 1147
			dac33->state = DAC33_PREFILL;
			queue_work(dac33->dac33_wq, &dac33->work);
		}
		break;
	case SNDRV_PCM_TRIGGER_STOP:
	case SNDRV_PCM_TRIGGER_SUSPEND:
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1148
		if (dac33->fifo_mode) {
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
			dac33->state = DAC33_FLUSH;
			queue_work(dac33->dac33_wq, &dac33->work);
		}
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

1160 1161 1162 1163 1164
static snd_pcm_sframes_t dac33_dai_delay(
			struct snd_pcm_substream *substream,
			struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1165
	struct snd_soc_codec *codec = rtd->codec;
1166 1167
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
	unsigned long long t0, t1, t_now;
1168
	unsigned int time_delta, uthr;
1169 1170
	int samples_out, samples_in, samples;
	snd_pcm_sframes_t delay = 0;
1171
	unsigned long flags;
1172 1173 1174 1175 1176

	switch (dac33->fifo_mode) {
	case DAC33_FIFO_BYPASS:
		break;
	case DAC33_FIFO_MODE1:
1177
		spin_lock_irqsave(&dac33->lock, flags);
1178 1179
		t0 = dac33->t_stamp1;
		t1 = dac33->t_stamp2;
1180
		spin_unlock_irqrestore(&dac33->lock, flags);
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
		t_now = ktime_to_us(ktime_get());

		/* We have not started to fill the FIFO yet, delay is 0 */
		if (!t1)
			goto out;

		if (t0 > t1) {
			/*
			 * Phase 1:
			 * After Alarm threshold, and before nSample write
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			if (likely(dac33->alarm_threshold > samples_out))
				delay = dac33->alarm_threshold - samples_out;
			else
				delay = 0;
		} else if ((t_now - t1) <= dac33->mode1_us_burst) {
			/*
			 * Phase 2:
			 * After nSample write (during burst operation)
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			time_delta = t_now - t1;
			samples_in = time_delta ? US_TO_SAMPLES(
						dac33->burst_rate,
						time_delta) : 0;

			samples = dac33->alarm_threshold;
			samples += (samples_in - samples_out);

			if (likely(samples > 0))
				delay = samples;
			else
				delay = 0;
		} else {
			/*
			 * Phase 3:
			 * After burst operation, before next alarm threshold
			 */
			time_delta = t_now - t0;
			samples_out = time_delta ? US_TO_SAMPLES(
						substream->runtime->rate,
						time_delta) : 0;

			samples_in = dac33->nsample;
			samples = dac33->alarm_threshold;
			samples += (samples_in - samples_out);

			if (likely(samples > 0))
1238 1239
				delay = samples > dac33->fifo_size ?
					dac33->fifo_size : samples;
1240 1241 1242 1243 1244
			else
				delay = 0;
		}
		break;
	case DAC33_FIFO_MODE7:
1245
		spin_lock_irqsave(&dac33->lock, flags);
1246
		t0 = dac33->t_stamp1;
1247
		uthr = dac33->uthr;
1248
		spin_unlock_irqrestore(&dac33->lock, flags);
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
		t_now = ktime_to_us(ktime_get());

		/* We have not started to fill the FIFO yet, delay is 0 */
		if (!t0)
			goto out;

		if (t_now <= t0) {
			/*
			 * Either the timestamps are messed or equal. Report
			 * maximum delay
			 */
1260
			delay = uthr;
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
			goto out;
		}

		time_delta = t_now - t0;
		if (time_delta <= dac33->mode7_us_to_lthr) {
			/*
			* Phase 1:
			* After burst (draining phase)
			*/
			samples_out = US_TO_SAMPLES(
					substream->runtime->rate,
					time_delta);

1274 1275
			if (likely(uthr > samples_out))
				delay = uthr - samples_out;
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
			else
				delay = 0;
		} else {
			/*
			* Phase 2:
			* During burst operation
			*/
			time_delta = time_delta - dac33->mode7_us_to_lthr;

			samples_out = US_TO_SAMPLES(
					substream->runtime->rate,
					time_delta);
			samples_in = US_TO_SAMPLES(
					dac33->burst_rate,
					time_delta);
1291
			delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
1292

1293 1294
			if (unlikely(delay > uthr))
				delay = uthr;
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
		}
		break;
	default:
		dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
							dac33->fifo_mode);
		break;
	}
out:
	return delay;
}

1306 1307 1308 1309
static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
		int clk_id, unsigned int freq, int dir)
{
	struct snd_soc_codec *codec = codec_dai->codec;
1310
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
	u8 ioc_reg, asrcb_reg;

	ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
	asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
	switch (clk_id) {
	case TLV320DAC33_MCLK:
		ioc_reg |= DAC33_REFSEL;
		asrcb_reg |= DAC33_SRCREFSEL;
		break;
	case TLV320DAC33_SLEEPCLK:
		ioc_reg &= ~DAC33_REFSEL;
		asrcb_reg &= ~DAC33_SRCREFSEL;
		break;
	default:
		dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
		break;
	}
	dac33->refclk = freq;

	dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
	dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);

	return 0;
}

static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
			     unsigned int fmt)
{
	struct snd_soc_codec *codec = codec_dai->codec;
1340
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	u8 aictrl_a, aictrl_b;

	aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
	aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
		/* Codec Master */
		aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		/* Codec Slave */
1353 1354 1355 1356 1357
		if (dac33->fifo_mode) {
			dev_err(codec->dev, "FIFO mode requires master mode\n");
			return -EINVAL;
		} else
			aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
		break;
	default:
		return -EINVAL;
	}

	aictrl_a &= ~DAC33_AFMT_MASK;
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
		aictrl_a |= DAC33_AFMT_I2S;
		break;
	case SND_SOC_DAIFMT_DSP_A:
		aictrl_a |= DAC33_AFMT_DSP;
		aictrl_b &= ~DAC33_DATA_DELAY_MASK;
1371
		aictrl_b |= DAC33_DATA_DELAY(0);
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
		break;
	case SND_SOC_DAIFMT_RIGHT_J:
		aictrl_a |= DAC33_AFMT_RIGHT_J;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		aictrl_a |= DAC33_AFMT_LEFT_J;
		break;
	default:
		dev_err(codec->dev, "Unsupported format (%u)\n",
			fmt & SND_SOC_DAIFMT_FORMAT_MASK);
		return -EINVAL;
	}

	dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
	dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);

	return 0;
}

1391
static int dac33_soc_probe(struct snd_soc_codec *codec)
1392
{
1393
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1394 1395
	int ret = 0;

1396 1397
	codec->control_data = dac33->control_data;
	codec->hw_write = (hw_write_t) i2c_master_send;
L
Liam Girdwood 已提交
1398
	codec->dapm.idle_bias_off = 1;
1399
	dac33->codec = codec;
1400

1401 1402 1403 1404 1405 1406
	/* Read the tlv320dac33 ID registers */
	ret = dac33_hard_power(codec, 1);
	if (ret != 0) {
		dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
		goto err_power;
	}
1407
	ret = dac33_read_id(codec);
1408
	dac33_hard_power(codec, 0);
1409

1410 1411 1412 1413 1414 1415
	if (ret < 0) {
		dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
		ret = -ENODEV;
		goto err_power;
	}

1416 1417 1418
	/* Check if the IRQ number is valid and request it */
	if (dac33->irq >= 0) {
		ret = request_irq(dac33->irq, dac33_interrupt_handler,
Y
Yong Zhang 已提交
1419
				  IRQF_TRIGGER_RISING,
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
				  codec->name, codec);
		if (ret < 0) {
			dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
						dac33->irq, ret);
			dac33->irq = -1;
		}
		if (dac33->irq != -1) {
			/* Setup work queue */
			dac33->dac33_wq =
				create_singlethread_workqueue("tlv320dac33");
			if (dac33->dac33_wq == NULL) {
				free_irq(dac33->irq, codec);
				return -ENOMEM;
			}

			INIT_WORK(&dac33->work, dac33_work);
		}
1437 1438
	}

1439
	/* Only add the FIFO controls, if we have valid IRQ number */
1440
	if (dac33->irq >= 0)
1441 1442
		snd_soc_add_controls(codec, dac33_mode_snd_controls,
				     ARRAY_SIZE(dac33_mode_snd_controls));
1443

1444
err_power:
1445 1446 1447
	return ret;
}

1448
static int dac33_soc_remove(struct snd_soc_codec *codec)
1449
{
1450
	struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
1451 1452 1453

	dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);

1454 1455 1456 1457
	if (dac33->irq >= 0) {
		free_irq(dac33->irq, dac33->codec);
		destroy_workqueue(dac33->dac33_wq);
	}
1458 1459 1460
	return 0;
}

1461
static int dac33_soc_suspend(struct snd_soc_codec *codec)
1462 1463 1464 1465 1466 1467
{
	dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);

	return 0;
}

1468
static int dac33_soc_resume(struct snd_soc_codec *codec)
1469 1470 1471 1472 1473 1474
{
	dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);

	return 0;
}

1475 1476 1477 1478 1479 1480 1481
static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
	.read = dac33_read_reg_cache,
	.write = dac33_write_locked,
	.set_bias_level = dac33_set_bias_level,
	.reg_cache_size = ARRAY_SIZE(dac33_reg),
	.reg_word_size = sizeof(u8),
	.reg_cache_default = dac33_reg,
1482 1483 1484 1485
	.probe = dac33_soc_probe,
	.remove = dac33_soc_remove,
	.suspend = dac33_soc_suspend,
	.resume = dac33_soc_resume,
1486 1487 1488 1489 1490 1491 1492

	.controls = dac33_snd_controls,
	.num_controls = ARRAY_SIZE(dac33_snd_controls),
	.dapm_widgets = dac33_dapm_widgets,
	.num_dapm_widgets = ARRAY_SIZE(dac33_dapm_widgets),
	.dapm_routes = audio_map,
	.num_dapm_routes = ARRAY_SIZE(audio_map),
1493 1494 1495 1496
};

#define DAC33_RATES	(SNDRV_PCM_RATE_44100 | \
			 SNDRV_PCM_RATE_48000)
1497
#define DAC33_FORMATS	(SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
1498

1499
static const struct snd_soc_dai_ops dac33_dai_ops = {
1500
	.startup	= dac33_startup,
1501 1502 1503
	.shutdown	= dac33_shutdown,
	.hw_params	= dac33_hw_params,
	.trigger	= dac33_pcm_trigger,
1504
	.delay		= dac33_dai_delay,
1505 1506 1507 1508
	.set_sysclk	= dac33_set_dai_sysclk,
	.set_fmt	= dac33_set_dai_fmt,
};

1509 1510
static struct snd_soc_dai_driver dac33_dai = {
	.name = "tlv320dac33-hifi",
1511 1512 1513 1514 1515 1516
	.playback = {
		.stream_name = "Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = DAC33_RATES,
		.formats = DAC33_FORMATS,},
1517
		.sig_bits = 24,
1518 1519 1520
	.ops = &dac33_dai_ops,
};

1521 1522
static int __devinit dac33_i2c_probe(struct i2c_client *client,
				     const struct i2c_device_id *id)
1523 1524 1525
{
	struct tlv320dac33_platform_data *pdata;
	struct tlv320dac33_priv *dac33;
1526
	int ret, i;
1527 1528 1529 1530 1531 1532 1533

	if (client->dev.platform_data == NULL) {
		dev_err(&client->dev, "Platform data not set\n");
		return -ENODEV;
	}
	pdata = client->dev.platform_data;

1534 1535
	dac33 = devm_kzalloc(&client->dev, sizeof(struct tlv320dac33_priv),
			     GFP_KERNEL);
1536 1537 1538
	if (dac33 == NULL)
		return -ENOMEM;

1539
	dac33->control_data = client;
1540
	mutex_init(&dac33->mutex);
1541
	spin_lock_init(&dac33->lock);
1542 1543 1544 1545

	i2c_set_clientdata(client, dac33);

	dac33->power_gpio = pdata->power_gpio;
1546
	dac33->burst_bclkdiv = pdata->burst_bclkdiv;
1547
	dac33->keep_bclk = pdata->keep_bclk;
1548 1549 1550
	dac33->mode1_latency = pdata->mode1_latency;
	if (!dac33->mode1_latency)
		dac33->mode1_latency = 10000; /* 10ms */
1551 1552
	dac33->irq = client->irq;
	/* Disable FIFO use by default */
1553
	dac33->fifo_mode = DAC33_FIFO_BYPASS;
1554 1555 1556 1557 1558

	/* Check if the reset GPIO number is valid and request it */
	if (dac33->power_gpio >= 0) {
		ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
		if (ret < 0) {
1559
			dev_err(&client->dev,
1560 1561
				"Failed to request reset GPIO (%d)\n",
				dac33->power_gpio);
1562
			goto err_gpio;
1563 1564 1565 1566
		}
		gpio_direction_output(dac33->power_gpio, 0);
	}

1567 1568 1569
	for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
		dac33->supplies[i].supply = dac33_supply_names[i];

1570
	ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
1571 1572 1573
				 dac33->supplies);

	if (ret != 0) {
1574
		dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
1575 1576 1577
		goto err_get;
	}

1578 1579 1580 1581
	ret = snd_soc_register_codec(&client->dev,
			&soc_codec_dev_tlv320dac33, &dac33_dai, 1);
	if (ret < 0)
		goto err_register;
1582 1583

	return ret;
1584
err_register:
1585 1586
	regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
err_get:
1587 1588
	if (dac33->power_gpio >= 0)
		gpio_free(dac33->power_gpio);
1589
err_gpio:
1590 1591 1592
	return ret;
}

1593
static int __devexit dac33_i2c_remove(struct i2c_client *client)
1594
{
1595
	struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
1596 1597

	if (unlikely(dac33->chip_power))
1598
		dac33_hard_power(dac33->codec, 0);
1599 1600 1601 1602

	if (dac33->power_gpio >= 0)
		gpio_free(dac33->power_gpio);

1603 1604
	regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);

1605
	snd_soc_unregister_codec(&client->dev);
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
	return 0;
}

static const struct i2c_device_id tlv320dac33_i2c_id[] = {
	{
		.name = "tlv320dac33",
		.driver_data = 0,
	},
	{ },
};
1616
MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
1617 1618 1619

static struct i2c_driver tlv320dac33_i2c_driver = {
	.driver = {
1620
		.name = "tlv320dac33-codec",
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
		.owner = THIS_MODULE,
	},
	.probe		= dac33_i2c_probe,
	.remove		= __devexit_p(dac33_i2c_remove),
	.id_table	= tlv320dac33_i2c_id,
};

static int __init dac33_module_init(void)
{
	int r;
	r = i2c_add_driver(&tlv320dac33_i2c_driver);
	if (r < 0) {
		printk(KERN_ERR "DAC33: driver registration failed\n");
		return r;
	}
	return 0;
}
module_init(dac33_module_init);

static void __exit dac33_module_exit(void)
{
	i2c_del_driver(&tlv320dac33_i2c_driver);
}
module_exit(dac33_module_exit);


MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
1648
MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
1649
MODULE_LICENSE("GPL");