intel_mid_pci.c 10.3 KB
Newer Older
J
Jesse Barnes 已提交
1
/*
2
 * Intel MID PCI support
J
Jesse Barnes 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *   Copyright (c) 2008 Intel Corporation
 *     Jesse Barnes <jesse.barnes@intel.com>
 *
 * Moorestown has an interesting PCI implementation:
 *   - configuration space is memory mapped (as defined by MCFG)
 *   - Lincroft devices also have a real, type 1 configuration space
 *   - Early Lincroft silicon has a type 1 access bug that will cause
 *     a hang if non-existent devices are accessed
 *   - some devices have the "fixed BAR" capability, which means
 *     they can't be relocated or modified; check for that during
 *     BAR sizing
 *
 * So, we use the MCFG space for all reads and writes, but also send
 * Lincroft writes to type 1 space.  But only read/write if the device
 * actually exists, otherwise return all 1s for reads and bit bucket
 * the writes.
 */

#include <linux/sched.h>
#include <linux/pci.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/dmi.h>
26 27 28
#include <linux/acpi.h>
#include <linux/io.h>
#include <linux/smp.h>
J
Jesse Barnes 已提交
29 30 31 32 33

#include <asm/segment.h>
#include <asm/pci_x86.h>
#include <asm/hw_irq.h>
#include <asm/io_apic.h>
34
#include <asm/intel-mid.h>
J
Jesse Barnes 已提交
35 36 37

#define PCIE_CAP_OFFSET	0x100

38
/* Quirks for the listed devices */
39 40
#define PCI_DEVICE_ID_INTEL_MRFLD_MMC	0x1190
#define PCI_DEVICE_ID_INTEL_MRFLD_HSU	0x1191
41

J
Jesse Barnes 已提交
42 43 44 45 46 47 48 49 50
/* Fixed BAR fields */
#define PCIE_VNDR_CAP_ID_FIXED_BAR 0x00	/* Fixed BAR (TBD) */
#define PCI_FIXED_BAR_0_SIZE	0x04
#define PCI_FIXED_BAR_1_SIZE	0x08
#define PCI_FIXED_BAR_2_SIZE	0x0c
#define PCI_FIXED_BAR_3_SIZE	0x10
#define PCI_FIXED_BAR_4_SIZE	0x14
#define PCI_FIXED_BAR_5_SIZE	0x1c

51
static int pci_soc_mode;
52

J
Jesse Barnes 已提交
53 54 55 56 57 58 59 60 61 62 63 64 65 66
/**
 * fixed_bar_cap - return the offset of the fixed BAR cap if found
 * @bus: PCI bus
 * @devfn: device in question
 *
 * Look for the fixed BAR cap on @bus and @devfn, returning its offset
 * if found or 0 otherwise.
 */
static int fixed_bar_cap(struct pci_bus *bus, unsigned int devfn)
{
	int pos;
	u32 pcie_cap = 0, cap_data;

	pos = PCIE_CAP_OFFSET;
67 68 69 70

	if (!raw_pci_ext_ops)
		return 0;

J
Jesse Barnes 已提交
71 72 73 74 75
	while (pos) {
		if (raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
					  devfn, pos, 4, &pcie_cap))
			return 0;

76 77 78
		if (PCI_EXT_CAP_ID(pcie_cap) == 0x0000 ||
			PCI_EXT_CAP_ID(pcie_cap) == 0xffff)
			break;
J
Jesse Barnes 已提交
79 80 81 82 83 84 85 86

		if (PCI_EXT_CAP_ID(pcie_cap) == PCI_EXT_CAP_ID_VNDR) {
			raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
					      devfn, pos + 4, 4, &cap_data);
			if ((cap_data & 0xffff) == PCIE_VNDR_CAP_ID_FIXED_BAR)
				return pos;
		}

87
		pos = PCI_EXT_CAP_NEXT(pcie_cap);
J
Jesse Barnes 已提交
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	}

	return 0;
}

static int pci_device_update_fixed(struct pci_bus *bus, unsigned int devfn,
				   int reg, int len, u32 val, int offset)
{
	u32 size;
	unsigned int domain, busnum;
	int bar = (reg - PCI_BASE_ADDRESS_0) >> 2;

	domain = pci_domain_nr(bus);
	busnum = bus->number;

	if (val == ~0 && len == 4) {
		unsigned long decode;

		raw_pci_ext_ops->read(domain, busnum, devfn,
			       offset + 8 + (bar * 4), 4, &size);

		/* Turn the size into a decode pattern for the sizing code */
		if (size) {
			decode = size - 1;
			decode |= decode >> 1;
			decode |= decode >> 2;
			decode |= decode >> 4;
			decode |= decode >> 8;
			decode |= decode >> 16;
			decode++;
			decode = ~(decode - 1);
		} else {
120
			decode = 0;
J
Jesse Barnes 已提交
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
		}

		/*
		 * If val is all ones, the core code is trying to size the reg,
		 * so update the mmconfig space with the real size.
		 *
		 * Note: this assumes the fixed size we got is a power of two.
		 */
		return raw_pci_ext_ops->write(domain, busnum, devfn, reg, 4,
				       decode);
	}

	/* This is some other kind of BAR write, so just do it. */
	return raw_pci_ext_ops->write(domain, busnum, devfn, reg, len, val);
}

/**
 * type1_access_ok - check whether to use type 1
 * @bus: bus number
 * @devfn: device & function in question
 *
 * If the bus is on a Lincroft chip and it exists, or is not on a Lincroft at
 * all, the we can go ahead with any reads & writes.  If it's on a Lincroft,
 * but doesn't exist, avoid the access altogether to keep the chip from
 * hanging.
 */
static bool type1_access_ok(unsigned int bus, unsigned int devfn, int reg)
{
149 150
	/*
	 * This is a workaround for A0 LNC bug where PCI status register does
J
Jesse Barnes 已提交
151 152 153 154 155 156 157
	 * not have new CAP bit set. can not be written by SW either.
	 *
	 * PCI header type in real LNC indicates a single function device, this
	 * will prevent probing other devices under the same function in PCI
	 * shim. Therefore, use the header type in shim instead.
	 */
	if (reg >= 0x100 || reg == PCI_STATUS || reg == PCI_HEADER_TYPE)
158
		return false;
159 160 161
	if (bus == 0 && (devfn == PCI_DEVFN(2, 0)
				|| devfn == PCI_DEVFN(0, 0)
				|| devfn == PCI_DEVFN(3, 0)))
162 163
		return true;
	return false; /* Langwell on others */
J
Jesse Barnes 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
}

static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
		    int size, u32 *value)
{
	if (type1_access_ok(bus->number, devfn, where))
		return pci_direct_conf1.read(pci_domain_nr(bus), bus->number,
					devfn, where, size, value);
	return raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
			      devfn, where, size, value);
}

static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
		     int size, u32 value)
{
	int offset;

181 182
	/*
	 * On MRST, there is no PCI ROM BAR, this will cause a subsequent read
J
Jesse Barnes 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
	 * to ROM BAR return 0 then being ignored.
	 */
	if (where == PCI_ROM_ADDRESS)
		return 0;

	/*
	 * Devices with fixed BARs need special handling:
	 *   - BAR sizing code will save, write ~0, read size, restore
	 *   - so writes to fixed BARs need special handling
	 *   - other writes to fixed BAR devices should go through mmconfig
	 */
	offset = fixed_bar_cap(bus, devfn);
	if (offset &&
	    (where >= PCI_BASE_ADDRESS_0 && where <= PCI_BASE_ADDRESS_5)) {
		return pci_device_update_fixed(bus, devfn, where, size, value,
					       offset);
	}

	/*
	 * On Moorestown update both real & mmconfig space
	 * Note: early Lincroft silicon can't handle type 1 accesses to
	 *       non-existent devices, so just eat the write in that case.
	 */
	if (type1_access_ok(bus->number, devfn, where))
		return pci_direct_conf1.write(pci_domain_nr(bus), bus->number,
					      devfn, where, size, value);
	return raw_pci_ext_ops->write(pci_domain_nr(bus), bus->number, devfn,
			       where, size, value);
}

213
static int intel_mid_pci_irq_enable(struct pci_dev *dev)
J
Jesse Barnes 已提交
214
{
215
	struct irq_alloc_info info;
216
	int polarity;
217
	int ret;
J
Jesse Barnes 已提交
218

219
	if (dev->irq_managed && dev->irq > 0)
220 221
		return 0;

222 223
	switch (intel_mid_identify_cpu()) {
	case INTEL_MID_CPU_CHIP_TANGIER:
224
		polarity = IOAPIC_POL_HIGH;
225 226 227

		/* Special treatment for IRQ0 */
		if (dev->irq == 0) {
228 229 230 231
			/*
			 * Skip HS UART common registers device since it has
			 * IRQ0 assigned and not used by the kernel.
			 */
232
			if (dev->device == PCI_DEVICE_ID_INTEL_MRFLD_HSU)
233
				return -EBUSY;
234 235 236 237
			/*
			 * TNG has IRQ0 assigned to eMMC controller. But there
			 * are also other devices with bogus PCI configuration
			 * that have IRQ0 assigned. This check ensures that
238 239
			 * eMMC gets it. The rest of devices still could be
			 * enabled without interrupt line being allocated.
240
			 */
241
			if (dev->device != PCI_DEVICE_ID_INTEL_MRFLD_MMC)
242
				return 0;
243 244 245
		}
		break;
	default:
246
		polarity = IOAPIC_POL_LOW;
247 248 249
		break;
	}

250
	ioapic_set_alloc_attr(&info, dev_to_node(&dev->dev), 1, polarity);
J
Jesse Barnes 已提交
251

252 253
	/*
	 * MRST only have IOAPIC, the PCI irq lines are 1:1 mapped to
J
Jesse Barnes 已提交
254 255
	 * IOAPIC RTE entries, so we just enable RTE for the device.
	 */
256 257 258
	ret = mp_map_gsi_to_irq(dev->irq, IOAPIC_MAP_ALLOC, &info);
	if (ret < 0)
		return ret;
259

260 261
	dev->irq_managed = 1;

J
Jesse Barnes 已提交
262 263 264
	return 0;
}

265 266
static void intel_mid_pci_irq_disable(struct pci_dev *dev)
{
267 268
	if (!mp_should_keep_irq(&dev->dev) && dev->irq_managed &&
	    dev->irq > 0) {
269
		mp_unmap_irq(dev->irq);
270 271
		dev->irq_managed = 0;
	}
272 273
}

274
static struct pci_ops intel_mid_pci_ops = {
J
Jesse Barnes 已提交
275 276 277 278 279
	.read = pci_read,
	.write = pci_write,
};

/**
280
 * intel_mid_pci_init - installs intel_mid_pci_ops
J
Jesse Barnes 已提交
281 282 283 284
 *
 * Moorestown has an interesting PCI implementation (see above).
 * Called when the early platform detection installs it.
 */
285
int __init intel_mid_pci_init(void)
J
Jesse Barnes 已提交
286
{
287
	pr_info("Intel MID platform detected, using MID PCI ops\n");
J
Jesse Barnes 已提交
288
	pci_mmcfg_late_init();
289
	pcibios_enable_irq = intel_mid_pci_irq_enable;
290
	pcibios_disable_irq = intel_mid_pci_irq_disable;
291
	pci_root_ops = intel_mid_pci_ops;
292
	pci_soc_mode = 1;
J
Jesse Barnes 已提交
293 294 295 296
	/* Continue with standard init */
	return 1;
}

297 298 299
/*
 * Langwell devices are not true PCI devices; they are not subject to 10 ms
 * d3 to d0 delay required by PCI spec.
300
 */
301
static void pci_d3delay_fixup(struct pci_dev *dev)
302
{
303 304 305 306 307 308 309 310 311
	/*
	 * PCI fixups are effectively decided compile time. If we have a dual
	 * SoC/non-SoC kernel we don't want to mangle d3 on non-SoC devices.
	 */
	if (!pci_soc_mode)
		return;
	/*
	 * True PCI devices in Lincroft should allow type 1 access, the rest
	 * are Langwell fake PCI devices.
312 313 314 315 316 317 318
	 */
	if (type1_access_ok(dev->bus->number, dev->devfn, PCI_DEVICE_ID))
		return;
	dev->d3_delay = 0;
}
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_d3delay_fixup);

319
static void mid_power_off_one_device(struct pci_dev *dev)
320
{
321 322 323 324 325 326 327 328 329
	u16 pmcsr;

	/*
	 * Update current state first, otherwise PCI core enforces PCI_D0 in
	 * pci_set_power_state() for devices which status was PCI_UNKNOWN.
	 */
	pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
	dev->current_state = (pci_power_t __force)(pmcsr & PCI_PM_CTRL_STATE_MASK);

330
	pci_set_power_state(dev, PCI_D3hot);
331
}
332

333
static void mid_power_off_devices(struct pci_dev *dev)
334 335 336 337 338 339 340 341 342 343 344 345 346 347
{
	int id;

	if (!pci_soc_mode)
		return;

	id = intel_mid_pwr_get_lss_id(dev);
	if (id < 0)
		return;

	/*
	 * This sets only PMCSR bits. The actual power off will happen in
	 * arch/x86/platform/intel-mid/pwr.c.
	 */
348
	mid_power_off_one_device(dev);
349 350
}

351
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, mid_power_off_devices);
352

J
Jesse Barnes 已提交
353 354 355
/*
 * Langwell devices reside at fixed offsets, don't try to move them.
 */
356
static void pci_fixed_bar_fixup(struct pci_dev *dev)
J
Jesse Barnes 已提交
357 358 359 360 361
{
	unsigned long offset;
	u32 size;
	int i;

362 363 364
	if (!pci_soc_mode)
		return;

365 366 367 368
	/* Must have extended configuration space */
	if (dev->cfg_size < PCIE_CAP_OFFSET + 4)
		return;

J
Jesse Barnes 已提交
369 370 371 372 373 374 375 376 377 378 379 380 381
	/* Fixup the BAR sizes for fixed BAR devices and make them unmoveable */
	offset = fixed_bar_cap(dev->bus, dev->devfn);
	if (!offset || PCI_DEVFN(2, 0) == dev->devfn ||
	    PCI_DEVFN(2, 2) == dev->devfn)
		return;

	for (i = 0; i < PCI_ROM_RESOURCE; i++) {
		pci_read_config_dword(dev, offset + 8 + (i * 4), &size);
		dev->resource[i].end = dev->resource[i].start + size - 1;
		dev->resource[i].flags |= IORESOURCE_PCI_FIXED;
	}
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixed_bar_fixup);