ixgbe.h 17.8 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
S
Shannon Nelson 已提交
4
  Copyright(c) 1999 - 2010 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
34
#include <linux/cpumask.h>
35
#include <linux/aer.h>
36 37 38

#include "ixgbe_type.h"
#include "ixgbe_common.h"
39
#include "ixgbe_dcb.h"
40 41 42 43
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
44
#ifdef CONFIG_IXGBE_DCA
45 46
#include <linux/dca.h>
#endif
47

48 49 50
/* common prefix used by pr_<> macros */
#undef pr_fmt
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
51 52

/* TX/RX descriptor defines */
J
Jesse Brandeburg 已提交
53
#define IXGBE_DEFAULT_TXD		    512
54 55 56
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

J
Jesse Brandeburg 已提交
57
#define IXGBE_DEFAULT_RXD		    512
58 59 60 61 62
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
#define IXGBE_DEFAULT_FCRTL		0x10000
63
#define IXGBE_MIN_FCRTL			   0x40
64 65
#define IXGBE_MAX_FCRTL			0x7FF80
#define IXGBE_DEFAULT_FCRTH		0x20000
66
#define IXGBE_MIN_FCRTH			  0x600
67
#define IXGBE_MAX_FCRTH			0x7FFF0
68
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
69 70 71 72
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
73
#define IXGBE_RXBUFFER_512   512    /* Used for packet split */
74
#define IXGBE_RXBUFFER_2048  2048
75 76
#define IXGBE_RXBUFFER_4096  4096
#define IXGBE_RXBUFFER_8192  8192
77
#define IXGBE_MAX_RXBUFFER   16384  /* largest size for a single descriptor */
78

79 80 81 82 83 84 85 86
/*
 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
 * this adds up to 512 bytes of extra data meaning the smallest allocation
 * we could have is 1K.
 * i.e. RXBUFFER_512 --> size-1024 slab
 */
#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
87 88 89 90 91 92 93 94 95 96

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define IXGBE_TX_FLAGS_CSUM		(u32)(1)
#define IXGBE_TX_FLAGS_VLAN		(u32)(1 << 1)
#define IXGBE_TX_FLAGS_TSO		(u32)(1 << 2)
#define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 3)
97 98
#define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 4)
#define IXGBE_TX_FLAGS_FSO		(u32)(1 << 5)
99
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
100
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK   0x0000e000
101 102
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

103 104
#define IXGBE_MAX_RSC_INT_RATE          162760

105 106 107 108 109 110 111 112 113 114 115 116 117
#define IXGBE_MAX_VF_MC_ENTRIES         30
#define IXGBE_MAX_VF_FUNCTIONS          64
#define IXGBE_MAX_VFTA_ENTRIES          128
#define MAX_EMULATION_MAC_ADDRS         16
#define VMDQ_P(p)   ((p) + adapter->num_vfs)

struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
	u16 default_vf_vlan_id;
	u16 vlans_enabled;
	bool clear_to_send;
118 119 120
	bool pf_set_mac;
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
121 122
};

123 124 125 126 127 128 129 130
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	unsigned long time_stamp;
	u16 length;
	u16 next_to_watch;
131
	u16 mapped_as_page;
132 133 134 135 136 137 138
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
	dma_addr_t page_dma;
139
	unsigned int page_offset;
140 141 142 143 144 145 146 147 148 149 150 151 152
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

struct ixgbe_ring {
	void *desc;			/* descriptor ring memory */
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};
153 154 155 156 157 158 159 160
	u8 atr_sample_rate;
	u8 atr_count;
	u16 count;			/* amount of descriptors */
	u16 rx_buf_len;
	u16 next_to_use;
	u16 next_to_clean;

	u8 queue_index; /* needed for multiqueue queue management */
161

162 163
#define IXGBE_RING_RX_PS_ENABLED                (u8)(1)
	u8 flags;			/* per ring feature flags */
164 165 166
	u16 head;
	u16 tail;

167 168
	unsigned int total_bytes;
	unsigned int total_packets;
169

170
#ifdef CONFIG_IXGBE_DCA
171 172 173
	/* cpu for tx queue */
	int cpu;
#endif
174 175 176 177 178 179 180 181

	u16 work_limit;			/* max work per interrupt */
	u16 reg_idx;			/* holds the special value that gets
					 * the hardware register offset
					 * associated with this ring, which is
					 * different for DCB and RSS modes
					 */

182
	struct ixgbe_queue_stats stats;
183
	unsigned long reinit_state;
184
	int numa_node;
185
	u64 rsc_count;			/* stat for coalesced packets */
186
	u64 rsc_flush;			/* stats for flushed packets */
J
Jesse Brandeburg 已提交
187 188
	u32 restart_queue;		/* track tx queue restarts */
	u32 non_eop_descs;		/* track hardware descriptor chaining */
189

190 191
	unsigned int size;		/* length in bytes */
	dma_addr_t dma;			/* phys. address of descriptor ring */
J
Jesse Brandeburg 已提交
192
} ____cacheline_internodealigned_in_smp;
193

194 195 196
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
	RING_F_DCB,
197
	RING_F_VMDQ,  /* SR-IOV uses the same ring feature */
198
	RING_F_RSS,
199
	RING_F_FDIR,
200 201 202
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
203 204 205 206

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

207
#define IXGBE_MAX_DCB_INDICES   8
208
#define IXGBE_MAX_RSS_INDICES  16
209
#define IXGBE_MAX_VMDQ_INDICES 64
210
#define IXGBE_MAX_FDIR_INDICES 64
211 212
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
213 214 215 216 217
#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
#else
#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
218
#endif /* IXGBE_FCOE */
219 220 221
struct ixgbe_ring_feature {
	int indices;
	int mask;
J
Jesse Brandeburg 已提交
222
} ____cacheline_internodealigned_in_smp;
223 224


225 226 227 228
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

229 230 231 232 233
/* MAX_MSIX_Q_VECTORS of these are allocated,
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
234 235 236
	unsigned int v_idx; /* index of q_vector within array, also used for
	                     * finding the bit in EICR and friends that
	                     * represents the vector for this ring */
237 238 239 240 241
	struct napi_struct napi;
	DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
	DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
	u8 rxr_count;     /* Rx ring count assigned to this vector */
	u8 txr_count;     /* Tx ring count assigned to this vector */
242 243
	u8 tx_itr;
	u8 rx_itr;
244
	u32 eitr;
245
	cpumask_var_t affinity_mask;
246 247
};

248
/* Helper macros to switch between ints/sec and what the register uses.
249 250
 * And yes, it's the same math going both ways.  The lowest value
 * supported by all of the ixgbe hardware is 8.
251 252
 */
#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
253
	((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
254 255 256 257 258 259 260
#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG

#define IXGBE_DESC_UNUSED(R) \
	((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
	(R)->next_to_clean - (R)->next_to_use - 1)

#define IXGBE_RX_DESC_ADV(R, i)	    \
261
	(&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
262
#define IXGBE_TX_DESC_ADV(R, i)	    \
263
	(&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
264
#define IXGBE_TX_CTXTDESC_ADV(R, i)	    \
265
	(&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
266 267

#define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
268 269 270 271
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
272

273 274 275
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

276 277
#define MAX_MSIX_VECTORS_82599 64
#define MAX_MSIX_Q_VECTORS_82599 64
278 279 280
#define MAX_MSIX_VECTORS_82598 18
#define MAX_MSIX_Q_VECTORS_82598 16

281 282
#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
283

284 285 286
#define MIN_MSIX_Q_VECTORS 2
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

287 288 289 290 291 292
/* board specific private data structure */
struct ixgbe_adapter {
	struct timer_list watchdog_timer;
	struct vlan_group *vlgrp;
	u16 bd_number;
	struct work_struct reset_task;
293
	struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
294
	char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
295 296 297
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
298
	enum ixgbe_fc_mode last_lfc_mode;
299

300
	/* Interrupt Throttle Rate */
301 302
	u32 rx_itr_setting;
	u32 tx_itr_setting;
303 304 305
	u16 eitr_low;
	u16 eitr_high;

306
	/* TX */
307
	struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
308
	int num_tx_queues;
309 310 311
	u32 tx_timeout_count;
	bool detect_tx_hung;

J
Jesse Brandeburg 已提交
312 313 314
	u64 restart_queue;
	u64 lsc_int;

315
	/* RX */
316
	struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
317
	int num_rx_queues;
318 319
	int num_rx_pools;		/* == num_rx_queues in 82598 */
	int num_rx_queues_per_pool;	/* 1 if 82598, can be many if 82599 */
320
	u64 hw_csum_rx_error;
321
	u64 hw_rx_no_dma_resources;
322
	u64 non_eop_descs;
323
	int num_msix_vectors;
324
	int max_msix_q_vectors;         /* true count of q_vectors for device */
325
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
326 327 328 329 330
	struct msix_entry *msix_entries;

	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

331 332 333
	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
334
	u32 flags;
335 336 337 338 339 340 341 342 343 344 345 346 347
#define IXGBE_FLAG_RX_CSUM_ENABLED              (u32)(1)
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
348
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
349 350 351 352
#define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
#define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
353
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
354
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
355 356 357 358 359 360 361 362
#define IXGBE_FLAG_IN_SFP_LINK_TASK             (u32)(1 << 23)
#define IXGBE_FLAG_IN_SFP_MOD_TASK              (u32)(1 << 24)
#define IXGBE_FLAG_FDIR_HASH_CAPABLE            (u32)(1 << 25)
#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE         (u32)(1 << 26)
#define IXGBE_FLAG_FCOE_CAPABLE                 (u32)(1 << 27)
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 28)
#define IXGBE_FLAG_SRIOV_CAPABLE                (u32)(1 << 29)
#define IXGBE_FLAG_SRIOV_ENABLED                (u32)(1 << 30)
363

364 365 366
	u32 flags2;
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
367
#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE         (u32)(1 << 2)
368 369
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
370 371 372 373 374

	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;

375 376 377 378
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

379 380 381 382
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
383 384

	/* Interrupt Throttle Rate */
385 386
	u32 rx_eitr_param;
	u32 tx_eitr_param;
387 388 389

	unsigned long state;
	u64 tx_busy;
390 391
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
392 393 394 395 396 397

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

	struct work_struct watchdog_task;
D
Donald Skidmore 已提交
398 399
	struct work_struct sfp_task;
	struct timer_list sfp_timer;
400 401
	struct work_struct multispeed_fiber_task;
	struct work_struct sfp_config_module_task;
402 403 404 405
	u32 fdir_pballoc;
	u32 atr_sample_rate;
	spinlock_t fdir_perfect_lock;
	struct work_struct fdir_reinit_task;
406 407 408
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
409 410
	u64 rsc_total_count;
	u64 rsc_total_flush;
411
	u32 wol;
412
	u16 eeprom_version;
413

414
	int node;
415 416
	struct work_struct check_overtemp_task;
	u32 interrupt_event;
417

418 419 420 421
	/* SR-IOV */
	DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
	unsigned int num_vfs;
	struct vf_data_storage *vfinfo;
422 423 424 425 426
};

enum ixbge_state_t {
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
427
	__IXGBE_DOWN,
428
	__IXGBE_FDIR_INIT_DONE,
D
Donald Skidmore 已提交
429
	__IXGBE_SFP_MODULE_NOT_FOUND
430 431 432
};

enum ixgbe_boards {
433
	board_82598,
434
	board_82599,
435 436
};

437
extern struct ixgbe_info ixgbe_82598_info;
438
extern struct ixgbe_info ixgbe_82599_info;
J
Jeff Kirsher 已提交
439
#ifdef CONFIG_IXGBE_DCB
440
extern const struct dcbnl_rtnl_ops dcbnl_ops;
441 442 443 444
extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
                              struct ixgbe_dcb_config *dst_dcb_cfg,
                              int tc_max);
#endif
445 446

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
447
extern const char ixgbe_driver_version[];
448 449 450

extern int ixgbe_up(struct ixgbe_adapter *adapter);
extern void ixgbe_down(struct ixgbe_adapter *adapter);
451
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
452 453
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
454 455 456 457
extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
458 459
extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
460
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
461
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
462
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
463 464 465 466 467 468 469 470 471
extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
					 struct net_device *,
					 struct ixgbe_adapter *,
					 struct ixgbe_ring *);
extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *,
                                             struct ixgbe_tx_buffer *);
extern void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
                                   struct ixgbe_ring *rx_ring,
                                   int cleaned_count);
472 473
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
extern int ethtool_ioctl(struct ifreq *ifr);
474 475 476 477 478 479
extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc);
extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc);
extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
                                                 struct ixgbe_atr_input *input,
                                                 u8 queue);
480 481 482 483
extern s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
                                      struct ixgbe_atr_input *input,
                                      struct ixgbe_atr_input_masks *input_masks,
                                      u16 soft_id, u8 queue);
484 485 486 487 488 489 490 491 492 493 494 495 496 497
extern s32 ixgbe_atr_set_vlan_id_82599(struct ixgbe_atr_input *input,
                                       u16 vlan_id);
extern s32 ixgbe_atr_set_src_ipv4_82599(struct ixgbe_atr_input *input,
                                        u32 src_addr);
extern s32 ixgbe_atr_set_dst_ipv4_82599(struct ixgbe_atr_input *input,
                                        u32 dst_addr);
extern s32 ixgbe_atr_set_src_port_82599(struct ixgbe_atr_input *input,
                                        u16 src_port);
extern s32 ixgbe_atr_set_dst_port_82599(struct ixgbe_atr_input *input,
                                        u16 dst_port);
extern s32 ixgbe_atr_set_flex_byte_82599(struct ixgbe_atr_input *input,
                                         u16 flex_byte);
extern s32 ixgbe_atr_set_l4type_82599(struct ixgbe_atr_input *input,
                                      u8 l4type);
498
extern void ixgbe_set_rx_mode(struct net_device *netdev);
499 500 501 502 503
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fso(struct ixgbe_adapter *adapter,
                     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
                     u32 tx_flags, u8 *hdr_len);
504 505 506 507 508 509 510
extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
                          union ixgbe_adv_rx_desc *rx_desc,
                          struct sk_buff *skb);
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
511 512
extern int ixgbe_fcoe_enable(struct net_device *netdev);
extern int ixgbe_fcoe_disable(struct net_device *netdev);
513 514 515 516
#ifdef CONFIG_IXGBE_DCB
extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
#endif /* CONFIG_IXGBE_DCB */
517
extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
518
#endif /* IXGBE_FCOE */
519 520

#endif /* _IXGBE_H_ */