ixgbe.h 13.3 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2009 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#ifndef _IXGBE_H_
#define _IXGBE_H_

#include <linux/types.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
34
#include <linux/aer.h>
35 36 37

#include "ixgbe_type.h"
#include "ixgbe_common.h"
38
#include "ixgbe_dcb.h"
39 40 41 42
#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
#define IXGBE_FCOE
#include "ixgbe_fcoe.h"
#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
43
#ifdef CONFIG_IXGBE_DCA
44 45
#include <linux/dca.h>
#endif
46 47 48 49 50

#define PFX "ixgbe: "
#define DPRINTK(nlevel, klevel, fmt, args...) \
	((void)((NETIF_MSG_##nlevel & adapter->msg_enable) && \
	printk(KERN_##klevel PFX "%s: %s: " fmt, adapter->netdev->name, \
51
		__func__ , ## args)))
52 53 54 55 56 57 58 59 60 61 62 63

/* TX/RX descriptor defines */
#define IXGBE_DEFAULT_TXD		   1024
#define IXGBE_MAX_TXD			   4096
#define IXGBE_MIN_TXD			     64

#define IXGBE_DEFAULT_RXD		   1024
#define IXGBE_MAX_RXD			   4096
#define IXGBE_MIN_RXD			     64

/* flow control */
#define IXGBE_DEFAULT_FCRTL		0x10000
64
#define IXGBE_MIN_FCRTL			   0x40
65 66
#define IXGBE_MAX_FCRTL			0x7FF80
#define IXGBE_DEFAULT_FCRTH		0x20000
67
#define IXGBE_MIN_FCRTH			  0x600
68
#define IXGBE_MAX_FCRTH			0x7FFF0
69
#define IXGBE_DEFAULT_FCPAUSE		 0xFFFF
70 71 72 73 74 75 76 77
#define IXGBE_MIN_FCPAUSE		      0
#define IXGBE_MAX_FCPAUSE		 0xFFFF

/* Supported Rx Buffer Sizes */
#define IXGBE_RXBUFFER_64    64     /* Used for packet split */
#define IXGBE_RXBUFFER_128   128    /* Used for packet split */
#define IXGBE_RXBUFFER_256   256    /* Used for packet split */
#define IXGBE_RXBUFFER_2048  2048
78 79
#define IXGBE_RXBUFFER_4096  4096
#define IXGBE_RXBUFFER_8192  8192
80
#define IXGBE_MAX_RXBUFFER   16384  /* largest size for a single descriptor */
81 82 83 84 85 86 87 88 89 90 91 92

#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256

#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)

/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IXGBE_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define IXGBE_TX_FLAGS_CSUM		(u32)(1)
#define IXGBE_TX_FLAGS_VLAN		(u32)(1 << 1)
#define IXGBE_TX_FLAGS_TSO		(u32)(1 << 2)
#define IXGBE_TX_FLAGS_IPV4		(u32)(1 << 3)
93 94
#define IXGBE_TX_FLAGS_FCOE		(u32)(1 << 4)
#define IXGBE_TX_FLAGS_FSO		(u32)(1 << 5)
95
#define IXGBE_TX_FLAGS_VLAN_MASK	0xffff0000
96
#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK   0x0000e000
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
#define IXGBE_TX_FLAGS_VLAN_SHIFT	16

/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
struct ixgbe_tx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	unsigned long time_stamp;
	u16 length;
	u16 next_to_watch;
};

struct ixgbe_rx_buffer {
	struct sk_buff *skb;
	dma_addr_t dma;
	struct page *page;
	dma_addr_t page_dma;
114
	unsigned int page_offset;
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
};

struct ixgbe_queue_stats {
	u64 packets;
	u64 bytes;
};

struct ixgbe_ring {
	void *desc;			/* descriptor ring memory */
	dma_addr_t dma;			/* phys. address of descriptor ring */
	unsigned int size;		/* length in bytes */
	unsigned int count;		/* amount of descriptors */
	unsigned int next_to_use;
	unsigned int next_to_clean;

130
	int queue_index; /* needed for multiqueue queue management */
131 132 133 134 135 136 137 138
	union {
		struct ixgbe_tx_buffer *tx_buffer_info;
		struct ixgbe_rx_buffer *rx_buffer_info;
	};

	u16 head;
	u16 tail;

139 140
	unsigned int total_bytes;
	unsigned int total_packets;
141

142 143
	u16 reg_idx; /* holds the special value that gets the hardware register
		      * offset associated with this ring, which is different
144
		      * for DCB and RSS modes */
145

146
#ifdef CONFIG_IXGBE_DCA
147 148 149
	/* cpu for tx queue */
	int cpu;
#endif
150 151 152
	struct ixgbe_queue_stats stats;

	u16 work_limit;                /* max work per interrupt */
153
	u16 rx_buf_len;
A
Alexander Duyck 已提交
154
	u64 rsc_count;                 /* stat for coalesced packets */
155 156
};

157 158 159 160 161
enum ixgbe_ring_f_enum {
	RING_F_NONE = 0,
	RING_F_DCB,
	RING_F_VMDQ,
	RING_F_RSS,
162 163 164
#ifdef IXGBE_FCOE
	RING_F_FCOE,
#endif /* IXGBE_FCOE */
165 166 167 168

	RING_F_ARRAY_SIZE      /* must be last in enum set */
};

169
#define IXGBE_MAX_DCB_INDICES   8
170 171
#define IXGBE_MAX_RSS_INDICES  16
#define IXGBE_MAX_VMDQ_INDICES 16
172 173 174
#ifdef IXGBE_FCOE
#define IXGBE_MAX_FCOE_INDICES  8
#endif /* IXGBE_FCOE */
175 176 177 178 179
struct ixgbe_ring_feature {
	int indices;
	int mask;
};

180 181
#define MAX_RX_QUEUES 128
#define MAX_TX_QUEUES 128
182

183 184 185 186
#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
                              ? 8 : 1)
#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS

187 188 189 190 191
/* MAX_MSIX_Q_VECTORS of these are allocated,
 * but we only use one per queue-specific vector.
 */
struct ixgbe_q_vector {
	struct ixgbe_adapter *adapter;
192 193 194
	unsigned int v_idx; /* index of q_vector within array, also used for
	                     * finding the bit in EICR and friends that
	                     * represents the vector for this ring */
195 196 197 198 199
	struct napi_struct napi;
	DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
	DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
	u8 rxr_count;     /* Rx ring count assigned to this vector */
	u8 txr_count;     /* Tx ring count assigned to this vector */
200 201
	u8 tx_itr;
	u8 rx_itr;
202 203 204
	u32 eitr;
};

205
/* Helper macros to switch between ints/sec and what the register uses.
206 207
 * And yes, it's the same math going both ways.  The lowest value
 * supported by all of the ixgbe hardware is 8.
208 209
 */
#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
210
	((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
211 212 213 214 215 216 217 218 219 220 221 222 223
#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG

#define IXGBE_DESC_UNUSED(R) \
	((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
	(R)->next_to_clean - (R)->next_to_use - 1)

#define IXGBE_RX_DESC_ADV(R, i)	    \
	(&(((union ixgbe_adv_rx_desc *)((R).desc))[i]))
#define IXGBE_TX_DESC_ADV(R, i)	    \
	(&(((union ixgbe_adv_tx_desc *)((R).desc))[i]))
#define IXGBE_TX_CTXTDESC_ADV(R, i)	    \
	(&(((struct ixgbe_adv_tx_context_desc *)((R).desc))[i]))

224 225 226 227
#define IXGBE_GET_DESC(R, i, type)	(&(((struct type *)((R).desc))[i]))
#define IXGBE_TX_DESC(R, i)	IXGBE_GET_DESC(R, i, ixgbe_legacy_tx_desc)
#define IXGBE_RX_DESC(R, i)	IXGBE_GET_DESC(R, i, ixgbe_legacy_rx_desc)

228
#define IXGBE_MAX_JUMBO_FRAME_SIZE        16128
229 230 231 232
#ifdef IXGBE_FCOE
/* Use 3K as the baby jumbo frame size for FCoE */
#define IXGBE_FCOE_JUMBO_FRAME_SIZE       3072
#endif /* IXGBE_FCOE */
233

234 235 236
#define OTHER_VECTOR 1
#define NON_Q_VECTORS (OTHER_VECTOR)

237 238
#define MAX_MSIX_VECTORS_82599 64
#define MAX_MSIX_Q_VECTORS_82599 64
239 240 241
#define MAX_MSIX_VECTORS_82598 18
#define MAX_MSIX_Q_VECTORS_82598 16

242 243
#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
244

245 246 247
#define MIN_MSIX_Q_VECTORS 2
#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)

248 249 250 251 252 253
/* board specific private data structure */
struct ixgbe_adapter {
	struct timer_list watchdog_timer;
	struct vlan_group *vlgrp;
	u16 bd_number;
	struct work_struct reset_task;
254
	struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
255
	char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
256 257 258
	struct ixgbe_dcb_config dcb_cfg;
	struct ixgbe_dcb_config temp_dcb_cfg;
	u8 dcb_set_bitmap;
259
	enum ixgbe_fc_mode last_lfc_mode;
260

261 262 263 264 265
	/* Interrupt Throttle Rate */
	u32 itr_setting;
	u16 eitr_low;
	u16 eitr_high;

266 267
	/* TX */
	struct ixgbe_ring *tx_ring;	/* One per active queue */
268
	int num_tx_queues;
269
	u64 restart_queue;
270
	u64 hw_csum_tx_good;
271 272 273 274 275 276 277 278
	u64 lsc_int;
	u64 hw_tso_ctxt;
	u64 hw_tso6_ctxt;
	u32 tx_timeout_count;
	bool detect_tx_hung;

	/* RX */
	struct ixgbe_ring *rx_ring;	/* One per active queue */
279
	int num_rx_queues;
280
	u64 hw_csum_rx_error;
281
	u64 hw_rx_no_dma_resources;
282 283
	u64 hw_csum_rx_good;
	u64 non_eop_descs;
284
	int num_msix_vectors;
285
	int max_msix_q_vectors;         /* true count of q_vectors for device */
286
	struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
287 288 289 290 291 292
	struct msix_entry *msix_entries;

	u64 rx_hdr_split;
	u32 alloc_rx_page_failed;
	u32 alloc_rx_buff_failed;

293 294 295
	/* Some features need tri-state capability,
	 * thus the additional *_CAPABLE flags.
	 */
296
	u32 flags;
297 298 299 300 301 302 303 304 305 306 307 308 309
#define IXGBE_FLAG_RX_CSUM_ENABLED              (u32)(1)
#define IXGBE_FLAG_MSI_CAPABLE                  (u32)(1 << 1)
#define IXGBE_FLAG_MSI_ENABLED                  (u32)(1 << 2)
#define IXGBE_FLAG_MSIX_CAPABLE                 (u32)(1 << 3)
#define IXGBE_FLAG_MSIX_ENABLED                 (u32)(1 << 4)
#define IXGBE_FLAG_RX_1BUF_CAPABLE              (u32)(1 << 6)
#define IXGBE_FLAG_RX_PS_CAPABLE                (u32)(1 << 7)
#define IXGBE_FLAG_RX_PS_ENABLED                (u32)(1 << 8)
#define IXGBE_FLAG_IN_NETPOLL                   (u32)(1 << 9)
#define IXGBE_FLAG_DCA_ENABLED                  (u32)(1 << 10)
#define IXGBE_FLAG_DCA_CAPABLE                  (u32)(1 << 11)
#define IXGBE_FLAG_IMIR_ENABLED                 (u32)(1 << 12)
#define IXGBE_FLAG_MQ_CAPABLE                   (u32)(1 << 13)
310
#define IXGBE_FLAG_DCB_ENABLED                  (u32)(1 << 14)
311 312 313 314
#define IXGBE_FLAG_RSS_ENABLED                  (u32)(1 << 16)
#define IXGBE_FLAG_RSS_CAPABLE                  (u32)(1 << 17)
#define IXGBE_FLAG_VMDQ_CAPABLE                 (u32)(1 << 18)
#define IXGBE_FLAG_VMDQ_ENABLED                 (u32)(1 << 19)
315
#define IXGBE_FLAG_FAN_FAIL_CAPABLE             (u32)(1 << 20)
316 317
#define IXGBE_FLAG_NEED_LINK_UPDATE             (u32)(1 << 22)
#define IXGBE_FLAG_IN_WATCHDOG_TASK             (u32)(1 << 23)
318 319
#define IXGBE_FLAG_IN_SFP_LINK_TASK             (u32)(1 << 24)
#define IXGBE_FLAG_IN_SFP_MOD_TASK              (u32)(1 << 25)
320
#define IXGBE_FLAG_FCOE_ENABLED                 (u32)(1 << 29)
321

322 323 324
	u32 flags2;
#define IXGBE_FLAG2_RSC_CAPABLE                 (u32)(1)
#define IXGBE_FLAG2_RSC_ENABLED                 (u32)(1 << 1)
325 326
/* default to trying for four seconds */
#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
327 328 329 330 331 332

	/* OS defined structs */
	struct net_device *netdev;
	struct pci_dev *pdev;
	struct net_device_stats net_stats;

333 334 335 336
	u32 test_icr;
	struct ixgbe_ring test_tx_ring;
	struct ixgbe_ring test_rx_ring;

337 338 339 340
	/* structs defined in ixgbe_hw.h */
	struct ixgbe_hw hw;
	u16 msg_enable;
	struct ixgbe_hw_stats stats;
341 342

	/* Interrupt Throttle Rate */
343
	u32 eitr_param;
344 345 346

	unsigned long state;
	u64 tx_busy;
347 348
	unsigned int tx_ring_count;
	unsigned int rx_ring_count;
349 350 351 352 353 354

	u32 link_speed;
	bool link_up;
	unsigned long link_check_timeout;

	struct work_struct watchdog_task;
D
Donald Skidmore 已提交
355 356
	struct work_struct sfp_task;
	struct timer_list sfp_timer;
357 358
	struct work_struct multispeed_fiber_task;
	struct work_struct sfp_config_module_task;
359 360 361
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe fcoe;
#endif /* IXGBE_FCOE */
A
Alexander Duyck 已提交
362
	u64 rsc_count;
363
	u32 wol;
364
	u16 eeprom_version;
365 366 367 368 369
};

enum ixbge_state_t {
	__IXGBE_TESTING,
	__IXGBE_RESETTING,
D
Donald Skidmore 已提交
370 371
	__IXGBE_DOWN,
	__IXGBE_SFP_MODULE_NOT_FOUND
372 373 374
};

enum ixgbe_boards {
375
	board_82598,
376
	board_82599,
377 378
};

379
extern struct ixgbe_info ixgbe_82598_info;
380
extern struct ixgbe_info ixgbe_82599_info;
J
Jeff Kirsher 已提交
381
#ifdef CONFIG_IXGBE_DCB
382 383 384 385 386
extern struct dcbnl_rtnl_ops dcbnl_ops;
extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
                              struct ixgbe_dcb_config *dst_dcb_cfg,
                              int tc_max);
#endif
387 388

extern char ixgbe_driver_name[];
S
Stephen Hemminger 已提交
389
extern const char ixgbe_driver_version[];
390 391 392

extern int ixgbe_up(struct ixgbe_adapter *adapter);
extern void ixgbe_down(struct ixgbe_adapter *adapter);
393
extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
394 395
extern void ixgbe_reset(struct ixgbe_adapter *adapter);
extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
396 397 398 399 400
extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
401
extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
402
extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
403 404
extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
extern int ethtool_ioctl(struct ifreq *ifr);
405 406 407 408 409
#ifdef IXGBE_FCOE
extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fso(struct ixgbe_adapter *adapter,
                     struct ixgbe_ring *tx_ring, struct sk_buff *skb,
                     u32 tx_flags, u8 *hdr_len);
410 411 412 413 414 415 416
extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
                          union ixgbe_adv_rx_desc *rx_desc,
                          struct sk_buff *skb);
extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
                              struct scatterlist *sgl, unsigned int sgc);
extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
417
#endif /* IXGBE_FCOE */
418 419

#endif /* _IXGBE_H_ */