i915_irq.c 45.3 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
30
#include <linux/slab.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
35
#include "i915_trace.h"
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37 38 39

#define MAX_NOPID ((u32)~0)

40 41 42 43 44 45 46
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
47 48 49 50 51 52 53
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54 55

/** Interrupts that we mask and unmask at runtime. */
56
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
57

J
Jesse Barnes 已提交
58 59 60 61 62 63 64 65 66
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

67
void
68
ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
69 70 71 72 73 74 75 76
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

77
void
78
ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
79 80 81 82 83 84 85 86 87
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
		(void) I915_READ(GTIMR);
	}
}

/* For display hotplug interrupt */
88
static void
89
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
90 91 92 93 94 95 96 97 98
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

static inline void
99
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
100 101 102 103 104 105 106 107
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
		(void) I915_READ(DEIMR);
	}
}

108
void
109 110 111 112 113 114 115 116 117
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

118
void
119 120 121 122 123 124 125 126 127
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
		(void) I915_READ(IMR);
	}
}

128 129 130 131 132 133 134
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
135
	BUG();
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
		(void) I915_READ(reg);
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
		(void) I915_READ(reg);
	}
}

163 164 165 166 167 168 169
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
void intel_enable_asle (struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

170
	if (HAS_PCH_SPLIT(dev))
171
		ironlake_enable_display_irq(dev_priv, DE_GSE);
172
	else {
173
		i915_enable_pipestat(dev_priv, 1,
174
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
175
		if (INTEL_INFO(dev)->gen >= 4)
176
			i915_enable_pipestat(dev_priv, 0,
177
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
178
	}
179 180
}

181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
194
	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
195 196
}

197 198 199 200
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
201 202 203 204
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
205
	u32 high1, high2, low;
206 207

	if (!i915_pipe_enabled(dev, pipe)) {
208 209
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
210 211 212
		return 0;
	}

213 214 215
	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

216 217 218 219 220 221
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
222 223 224
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
225 226
	} while (high1 != high2);

227 228 229
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
230 231
}

232 233 234 235 236 237
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
238 239
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
240 241 242 243 244 245
		return 0;
	}

	return I915_READ(reg);
}

246 247 248 249 250 251 252 253
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
254
	struct drm_mode_config *mode_config = &dev->mode_config;
255 256 257 258 259 260
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

261
	/* Just fire off a uevent and let userspace tell us what to do */
262
	drm_helper_hpd_irq_event(dev);
263 264
}

265 266 267
static void i915_handle_rps_change(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
268
	u32 busy_up, busy_down, max_avg, min_avg;
269 270
	u8 new_delay = dev_priv->cur_delay;

271
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
272 273
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
274 275 276 277
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
278
	if (busy_up > max_avg) {
279 280 281 282
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
283
	} else if (busy_down < min_avg) {
284 285 286 287 288 289
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->min_delay)
			new_delay = dev_priv->min_delay;
	}

290 291
	if (ironlake_set_drps(dev, new_delay))
		dev_priv->cur_delay = new_delay;
292 293 294 295

	return;
}

296
static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
297 298 299
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
300
	u32 de_iir, gt_iir, de_ier, pch_iir;
301
	u32 hotplug_mask;
302
	struct drm_i915_master_private *master_priv;
303
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
304 305 306 307
	u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;

	if (IS_GEN6(dev))
		bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
308

309 310 311 312 313
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
	(void)I915_READ(DEIER);

314 315
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
316
	pch_iir = I915_READ(SDEIIR);
317

318 319
	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
		goto done;
320

321 322 323 324 325
	if (HAS_PCH_CPT(dev))
		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
	else
		hotplug_mask = SDE_HOTPLUG_MASK;

326
	ret = IRQ_HANDLED;
327

328 329 330 331 332 333
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
334

335
	if (gt_iir & GT_PIPE_NOTIFY) {
336
		u32 seqno = render_ring->get_seqno(dev, render_ring);
337
		render_ring->irq_gem_seqno = seqno;
338
		trace_i915_gem_request_complete(dev, seqno);
339
		wake_up_all(&dev_priv->render_ring.irq_queue);
340
		dev_priv->hangcheck_count = 0;
341 342
		mod_timer(&dev_priv->hangcheck_timer,
			  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
343
	}
344
	if (gt_iir & bsd_usr_interrupt)
345
		wake_up_all(&dev_priv->bsd_ring.irq_queue);
346

347
	if (de_iir & DE_GSE)
348
		intel_opregion_gse_intr(dev);
349

350
	if (de_iir & DE_PLANEA_FLIP_DONE) {
351
		intel_prepare_page_flip(dev, 0);
352
		intel_finish_page_flip_plane(dev, 0);
353
	}
354

355
	if (de_iir & DE_PLANEB_FLIP_DONE) {
356
		intel_prepare_page_flip(dev, 1);
357
		intel_finish_page_flip_plane(dev, 1);
358
	}
359

360
	if (de_iir & DE_PIPEA_VBLANK)
361 362
		drm_handle_vblank(dev, 0);

363
	if (de_iir & DE_PIPEB_VBLANK)
364 365
		drm_handle_vblank(dev, 1);

366
	/* check event from PCH */
367
	if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
368
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
369

370
	if (de_iir & DE_PCU_EVENT) {
371
		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
372 373 374
		i915_handle_rps_change(dev);
	}

375 376 377 378 379 380
	/* should clear PCH hotplug event before clear CPU irq */
	I915_WRITE(SDEIIR, pch_iir);
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);

done:
381 382 383
	I915_WRITE(DEIER, de_ier);
	(void)I915_READ(DEIER);

384 385 386
	return ret;
}

387 388 389 390 391 392 393 394 395 396 397 398
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
399 400 401
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
402

403 404
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

405
	if (atomic_read(&dev_priv->mm.wedged)) {
406 407 408 409 410
		DRM_DEBUG_DRIVER("resetting chip\n");
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
		if (!i915_reset(dev, GRDOM_RENDER)) {
			atomic_set(&dev_priv->mm.wedged, 0);
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
411
		}
412
		complete_all(&dev_priv->error_completion);
413
	}
414 415
}

416
#ifdef CONFIG_DEBUG_FS
417 418 419 420
static struct drm_i915_error_object *
i915_error_object_create(struct drm_device *dev,
			 struct drm_gem_object *src)
{
421
	drm_i915_private_t *dev_priv = dev->dev_private;
422 423 424
	struct drm_i915_error_object *dst;
	struct drm_i915_gem_object *src_priv;
	int page, page_count;
425
	u32 reloc_offset;
426 427 428 429

	if (src == NULL)
		return NULL;

430
	src_priv = to_intel_bo(src);
431 432 433 434 435 436 437 438 439
	if (src_priv->pages == NULL)
		return NULL;

	page_count = src->size / PAGE_SIZE;

	dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

440
	reloc_offset = src_priv->gtt_offset;
441
	for (page = 0; page < page_count; page++) {
442
		unsigned long flags;
443 444
		void __iomem *s;
		void *d;
445

446
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
447 448
		if (d == NULL)
			goto unwind;
449

450
		local_irq_save(flags);
451 452 453 454 455
		s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
					     reloc_offset,
					     KM_IRQ0);
		memcpy_fromio(d, s, PAGE_SIZE);
		io_mapping_unmap_atomic(s, KM_IRQ0);
456
		local_irq_restore(flags);
457

458
		dst->pages[page] = d;
459 460

		reloc_offset += PAGE_SIZE;
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
	}
	dst->page_count = page_count;
	dst->gtt_offset = src_priv->gtt_offset;

	return dst;

unwind:
	while (page--)
		kfree(dst->pages[page]);
	kfree(dst);
	return NULL;
}

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void
i915_error_state_free(struct drm_device *dev,
		      struct drm_i915_error_state *error)
{
	i915_error_object_free(error->batchbuffer[0]);
	i915_error_object_free(error->batchbuffer[1]);
	i915_error_object_free(error->ringbuffer);
	kfree(error->active_bo);
496
	kfree(error->overlay);
497 498 499 500 501 502 503 504 505 506
	kfree(error);
}

static u32
i915_get_bbaddr(struct drm_device *dev, u32 *ring)
{
	u32 cmd;

	if (IS_I830(dev) || IS_845G(dev))
		cmd = MI_BATCH_BUFFER;
507
	else if (INTEL_INFO(dev)->gen >= 4)
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
		cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
		       MI_BATCH_NON_SECURE_I965);
	else
		cmd = (MI_BATCH_BUFFER_START | (2 << 6));

	return ring[0] == cmd ? ring[1] : 0;
}

static u32
i915_ringbuffer_last_batch(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 head, bbaddr;
	u32 *ring;

	/* Locate the current position in the ringbuffer and walk back
	 * to find the most recently dispatched batch buffer.
	 */
	bbaddr = 0;
	head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
528
	ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
529

530
	while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
531 532 533 534 535 536
		bbaddr = i915_get_bbaddr(dev, ring);
		if (bbaddr)
			break;
	}

	if (bbaddr == 0) {
537 538
		ring = (u32 *)(dev_priv->render_ring.virtual_start
				+ dev_priv->render_ring.size);
539
		while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
540 541 542 543 544 545 546 547 548
			bbaddr = i915_get_bbaddr(dev, ring);
			if (bbaddr)
				break;
		}
	}

	return bbaddr;
}

549 550 551 552 553 554 555 556 557
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
558 559 560
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
561
	struct drm_i915_gem_object *obj_priv;
562
	struct drm_i915_error_state *error;
563
	struct drm_gem_object *batchbuffer[2];
564
	unsigned long flags;
565 566
	u32 bbaddr;
	int count;
567 568

	spin_lock_irqsave(&dev_priv->error_lock, flags);
569 570 571 572
	error = dev_priv->first_error;
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
	if (error)
		return;
573 574 575

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
576 577
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
578 579
	}

580 581
	DRM_DEBUG_DRIVER("generating error event\n");

582
	error->seqno =
583
		dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
584 585 586 587 588
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
589
	if (INTEL_INFO(dev)->gen < 4) {
590 591 592 593
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
594
		error->bbaddr = 0;
595 596 597 598 599 600 601
	} else {
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
602
		error->bbaddr = I915_READ64(BB_ADDR);
603 604
	}

605
	bbaddr = i915_ringbuffer_last_batch(dev);
606

607 608 609 610
	/* Grab the current batchbuffer, most likely to have crashed. */
	batchbuffer[0] = NULL;
	batchbuffer[1] = NULL;
	count = 0;
611 612 613
	list_for_each_entry(obj_priv,
			&dev_priv->render_ring.active_list, list) {

614
		struct drm_gem_object *obj = &obj_priv->base;
615

616 617 618 619 620 621 622
		if (batchbuffer[0] == NULL &&
		    bbaddr >= obj_priv->gtt_offset &&
		    bbaddr < obj_priv->gtt_offset + obj->size)
			batchbuffer[0] = obj;

		if (batchbuffer[1] == NULL &&
		    error->acthd >= obj_priv->gtt_offset &&
623
		    error->acthd < obj_priv->gtt_offset + obj->size)
624 625 626 627
			batchbuffer[1] = obj;

		count++;
	}
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
	/* Scan the other lists for completeness for those bizarre errors. */
	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
		list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
			struct drm_gem_object *obj = &obj_priv->base;

			if (batchbuffer[0] == NULL &&
			    bbaddr >= obj_priv->gtt_offset &&
			    bbaddr < obj_priv->gtt_offset + obj->size)
				batchbuffer[0] = obj;

			if (batchbuffer[1] == NULL &&
			    error->acthd >= obj_priv->gtt_offset &&
			    error->acthd < obj_priv->gtt_offset + obj->size)
				batchbuffer[1] = obj;

			if (batchbuffer[0] && batchbuffer[1])
				break;
		}
	}
	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
		list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
			struct drm_gem_object *obj = &obj_priv->base;

			if (batchbuffer[0] == NULL &&
			    bbaddr >= obj_priv->gtt_offset &&
			    bbaddr < obj_priv->gtt_offset + obj->size)
				batchbuffer[0] = obj;

			if (batchbuffer[1] == NULL &&
			    error->acthd >= obj_priv->gtt_offset &&
			    error->acthd < obj_priv->gtt_offset + obj->size)
				batchbuffer[1] = obj;

			if (batchbuffer[0] && batchbuffer[1])
				break;
		}
	}
665 666 667 668 669

	/* We need to copy these to an anonymous buffer as the simplest
	 * method to avoid being overwritten by userpace.
	 */
	error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
670 671 672 673
	if (batchbuffer[1] != batchbuffer[0])
		error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
	else
		error->batchbuffer[1] = NULL;
674 675

	/* Record the ringbuffer */
676 677
	error->ringbuffer = i915_error_object_create(dev,
			dev_priv->render_ring.gem_object);
678 679 680 681 682 683 684 685 686 687 688

	/* Record buffers on the active list. */
	error->active_bo = NULL;
	error->active_bo_count = 0;

	if (count)
		error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
					   GFP_ATOMIC);

	if (error->active_bo) {
		int i = 0;
689 690
		list_for_each_entry(obj_priv,
				&dev_priv->render_ring.active_list, list) {
691
			struct drm_gem_object *obj = &obj_priv->base;
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716

			error->active_bo[i].size = obj->size;
			error->active_bo[i].name = obj->name;
			error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
			error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
			error->active_bo[i].read_domains = obj->read_domains;
			error->active_bo[i].write_domain = obj->write_domain;
			error->active_bo[i].fence_reg = obj_priv->fence_reg;
			error->active_bo[i].pinned = 0;
			if (obj_priv->pin_count > 0)
				error->active_bo[i].pinned = 1;
			if (obj_priv->user_pin_count > 0)
				error->active_bo[i].pinned = -1;
			error->active_bo[i].tiling = obj_priv->tiling_mode;
			error->active_bo[i].dirty = obj_priv->dirty;
			error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;

			if (++i == count)
				break;
		}
		error->active_bo_count = i;
	}

	do_gettimeofday(&error->time);

717 718
	error->overlay = intel_overlay_capture_error_state(dev);

719 720 721 722 723
	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error == NULL) {
		dev_priv->first_error = error;
		error = NULL;
	}
724
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741

	if (error)
		i915_error_state_free(dev, error);
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;

	spin_lock(&dev_priv->error_lock);
	error = dev_priv->first_error;
	dev_priv->first_error = NULL;
	spin_unlock(&dev_priv->error_lock);

	if (error)
		i915_error_state_free(dev, error);
742
}
743 744 745
#else
#define i915_capture_error_state(x)
#endif
746

747
static void i915_report_and_clear_eir(struct drm_device *dev)
748 749 750 751
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);

752 753
	if (!eir)
		return;
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

787
	if (!IS_GEN2(dev)) {
788 789 790 791 792 793 794 795 796 797 798
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
			(void)I915_READ(PGTBL_ER);
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
799 800 801
		u32 pipea_stats = I915_READ(PIPEASTAT);
		u32 pipeb_stats = I915_READ(PIPEBSTAT);

802 803 804 805 806 807 808 809 810 811 812
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
813
		if (INTEL_INFO(dev)->gen < 4) {
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
			(void)I915_READ(IPEIR);
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
			(void)I915_READ(IPEIR_I965);
		}
	}

	I915_WRITE(EIR, eir);
	(void)I915_READ(EIR);
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
static void i915_handle_error(struct drm_device *dev, bool wedged)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
876

877
	if (wedged) {
878
		INIT_COMPLETION(dev_priv->error_completion);
879 880
		atomic_set(&dev_priv->mm.wedged, 1);

881 882 883
		/*
		 * Wakeup waiting processes so they don't hang
		 */
884 885 886
		wake_up_all(&dev_priv->render_ring.irq_queue);
		if (HAS_BSD(dev))
			wake_up_all(&dev_priv->bsd_ring.irq_queue);
887 888
	}

889
	queue_work(dev_priv->wq, &dev_priv->error_work);
890 891
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct drm_i915_gem_object *obj_priv;
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

	if (work == NULL || work->pending || !work->enable_stall_check) {
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
	obj_priv = to_intel_bo(work->pending_flip_obj);
917
	if (INTEL_INFO(dev)->gen >= 4) {
918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
		int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
		stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
	} else {
		int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
		stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
							crtc->y * crtc->fb->pitch +
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

L
Linus Torvalds 已提交
935 936
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
937
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
938
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
939
	struct drm_i915_master_private *master_priv;
940 941
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
942
	u32 vblank_status;
943
	int vblank = 0;
944
	unsigned long irqflags;
945 946
	int irq_received;
	int ret = IRQ_NONE;
947
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
948

949 950
	atomic_inc(&dev_priv->irq_received);

951
	if (HAS_PCH_SPLIT(dev))
952
		return ironlake_irq_handler(dev);
953

954
	iir = I915_READ(IIR);
955

956
	if (INTEL_INFO(dev)->gen >= 4)
957
		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
958
	else
959
		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
960

961 962 963 964 965 966 967 968 969 970 971
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
972

973
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
974
			i915_handle_error(dev, false);
975

976 977 978
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
979
		if (pipea_stats & 0x8000ffff) {
980
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
981
				DRM_DEBUG_DRIVER("pipe a underrun\n");
982
			I915_WRITE(PIPEASTAT, pipea_stats);
983
			irq_received = 1;
984
		}
L
Linus Torvalds 已提交
985

986
		if (pipeb_stats & 0x8000ffff) {
987
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
988
				DRM_DEBUG_DRIVER("pipe b underrun\n");
989
			I915_WRITE(PIPEBSTAT, pipeb_stats);
990
			irq_received = 1;
991
		}
992 993 994 995 996 997
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
998

999 1000 1001 1002 1003
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1004
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1005 1006
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
1007 1008
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
1009 1010 1011 1012 1013

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

1014 1015
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
1016

1017 1018 1019 1020 1021 1022
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
1023

1024
		if (iir & I915_USER_INTERRUPT) {
1025
			u32 seqno = render_ring->get_seqno(dev, render_ring);
1026
			render_ring->irq_gem_seqno = seqno;
C
Chris Wilson 已提交
1027
			trace_i915_gem_request_complete(dev, seqno);
1028
			wake_up_all(&dev_priv->render_ring.irq_queue);
B
Ben Gamari 已提交
1029
			dev_priv->hangcheck_count = 0;
1030 1031
			mod_timer(&dev_priv->hangcheck_timer,
				  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1032
		}
1033

1034
		if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
1035
			wake_up_all(&dev_priv->bsd_ring.irq_queue);
1036

1037
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
1038
			intel_prepare_page_flip(dev, 0);
1039 1040 1041
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 0);
		}
1042

1043
		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
1044
			intel_prepare_page_flip(dev, 1);
1045 1046 1047
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 1);
		}
1048

1049
		if (pipea_stats & vblank_status) {
1050 1051
			vblank++;
			drm_handle_vblank(dev, 0);
1052 1053
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 0);
1054
				intel_finish_page_flip(dev, 0);
1055
			}
1056
		}
1057

1058
		if (pipeb_stats & vblank_status) {
1059 1060
			vblank++;
			drm_handle_vblank(dev, 1);
1061 1062
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 1);
1063
				intel_finish_page_flip(dev, 1);
1064
			}
1065
		}
1066

1067 1068
		if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
		    (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1069
		    (iir & I915_ASLE_INTERRUPT))
1070
			intel_opregion_asle_intr(dev);
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
1088
	}
1089

1090
	return ret;
L
Linus Torvalds 已提交
1091 1092
}

1093
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
1094 1095
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1096
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1097 1098 1099

	i915_kernel_lost_context(dev);

1100
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
1101

1102
	dev_priv->counter++;
1103
	if (dev_priv->counter > 0x7FFFFFFFUL)
1104
		dev_priv->counter = 1;
1105 1106
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1107

1108
	BEGIN_LP_RING(4);
1109
	OUT_RING(MI_STORE_DWORD_INDEX);
1110
	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1111
	OUT_RING(dev_priv->counter);
1112
	OUT_RING(MI_USER_INTERRUPT);
L
Linus Torvalds 已提交
1113
	ADVANCE_LP_RING();
D
Dave Airlie 已提交
1114

1115
	return dev_priv->counter;
L
Linus Torvalds 已提交
1116 1117
}

1118 1119 1120
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1121
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1122 1123

	if (dev_priv->trace_irq_seqno == 0)
1124
		render_ring->user_irq_get(dev, render_ring);
1125 1126 1127 1128

	dev_priv->trace_irq_seqno = seqno;
}

1129
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
1130 1131
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1132
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1133
	int ret = 0;
1134
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
L
Linus Torvalds 已提交
1135

1136
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
1137 1138
		  READ_BREADCRUMB(dev_priv));

1139
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1140 1141
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
1142
		return 0;
1143
	}
L
Linus Torvalds 已提交
1144

1145 1146
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
1147

1148
	render_ring->user_irq_get(dev, render_ring);
1149
	DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
L
Linus Torvalds 已提交
1150
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
1151
	render_ring->user_irq_put(dev, render_ring);
L
Linus Torvalds 已提交
1152

E
Eric Anholt 已提交
1153
	if (ret == -EBUSY) {
1154
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
1155 1156 1157
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

1158 1159 1160
	return ret;
}

L
Linus Torvalds 已提交
1161 1162
/* Needs the lock as it touches the ring.
 */
1163 1164
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1165 1166
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1167
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
1168 1169
	int result;

1170
	if (!dev_priv || !dev_priv->render_ring.virtual_start) {
1171
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1172
		return -EINVAL;
L
Linus Torvalds 已提交
1173
	}
1174 1175 1176

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

1177
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1178
	result = i915_emit_irq(dev);
1179
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1180

1181
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
1182
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
1183
		return -EFAULT;
L
Linus Torvalds 已提交
1184 1185 1186 1187 1188 1189 1190
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
1191 1192
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1193 1194
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1195
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
1196 1197

	if (!dev_priv) {
1198
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1199
		return -EINVAL;
L
Linus Torvalds 已提交
1200 1201
	}

1202
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
1203 1204
}

1205 1206 1207 1208
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
1209 1210
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1211
	unsigned long irqflags;
1212

1213
	if (!i915_pipe_enabled(dev, pipe))
1214
		return -EINVAL;
1215

1216
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1217
	if (HAS_PCH_SPLIT(dev))
1218 1219
		ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 
					    DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1220
	else if (INTEL_INFO(dev)->gen >= 4)
1221 1222
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1223
	else
1224 1225
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1226
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1227 1228 1229
	return 0;
}

1230 1231 1232 1233
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
1234 1235
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1236
	unsigned long irqflags;
1237

1238
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1239
	if (HAS_PCH_SPLIT(dev))
1240 1241 1242 1243 1244 1245
		ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 
					     DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else
		i915_disable_pipestat(dev_priv, pipe,
				      PIPE_VBLANK_INTERRUPT_ENABLE |
				      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1246
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1247 1248
}

J
Jesse Barnes 已提交
1249 1250 1251
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1252

1253
	if (!HAS_PCH_SPLIT(dev))
1254
		intel_opregion_enable_asle(dev);
J
Jesse Barnes 已提交
1255 1256 1257 1258
	dev_priv->irq_enabled = 1;
}


1259 1260
/* Set the vblank monitor pipe
 */
1261 1262
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1263 1264 1265 1266
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
1267
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1268
		return -EINVAL;
1269 1270
	}

1271
	return 0;
1272 1273
}

1274 1275
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1276 1277
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1278
	drm_i915_vblank_pipe_t *pipe = data;
1279 1280

	if (!dev_priv) {
1281
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1282
		return -EINVAL;
1283 1284
	}

1285
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1286

1287 1288 1289
	return 0;
}

1290 1291 1292
/**
 * Schedule buffer swap at given vertical blank.
 */
1293 1294
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
1295
{
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
1309
	 */
1310
	return -EINVAL;
1311 1312
}

1313
static struct drm_i915_gem_request *
1314 1315
i915_get_tail_request(struct drm_device *dev)
{
B
Ben Gamari 已提交
1316
	drm_i915_private_t *dev_priv = dev->dev_private;
1317 1318
	return list_entry(dev_priv->render_ring.request_list.prev,
			struct drm_i915_gem_request, list);
B
Ben Gamari 已提交
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
}

/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1331
	uint32_t acthd, instdone, instdone1;
1332

1333
	if (INTEL_INFO(dev)->gen < 4) {
B
Ben Gamari 已提交
1334
		acthd = I915_READ(ACTHD);
1335 1336 1337
		instdone = I915_READ(INSTDONE);
		instdone1 = 0;
	} else {
B
Ben Gamari 已提交
1338
		acthd = I915_READ(ACTHD_I965);
1339 1340 1341
		instdone = I915_READ(INSTDONE_I965);
		instdone1 = I915_READ(INSTDONE1);
	}
B
Ben Gamari 已提交
1342 1343

	/* If all work is done then ACTHD clearly hasn't advanced. */
1344
	if (list_empty(&dev_priv->render_ring.request_list) ||
1345 1346
		i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
				  i915_get_tail_request(dev)->seqno)) {
1347 1348
		bool missed_wakeup = false;

B
Ben Gamari 已提交
1349
		dev_priv->hangcheck_count = 0;
1350 1351

		/* Issue a wake-up to catch stuck h/w. */
1352 1353
		if (dev_priv->render_ring.waiting_gem_seqno &&
		    waitqueue_active(&dev_priv->render_ring.irq_queue)) {
1354
			wake_up_all(&dev_priv->render_ring.irq_queue);
1355 1356 1357 1358 1359
			missed_wakeup = true;
		}

		if (dev_priv->bsd_ring.waiting_gem_seqno &&
		    waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
1360
			wake_up_all(&dev_priv->bsd_ring.irq_queue);
1361
			missed_wakeup = true;
1362
		}
1363 1364 1365

		if (missed_wakeup)
			DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
B
Ben Gamari 已提交
1366 1367 1368
		return;
	}

1369 1370 1371 1372 1373
	if (dev_priv->last_acthd == acthd &&
	    dev_priv->last_instdone == instdone &&
	    dev_priv->last_instdone1 == instdone1) {
		if (dev_priv->hangcheck_count++ > 1) {
			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388

			if (!IS_GEN2(dev)) {
				/* Is the chip hanging on a WAIT_FOR_EVENT?
				 * If so we can simply poke the RB_WAIT bit
				 * and break the hang. This should work on
				 * all but the second generation chipsets.
				 */
				u32 tmp = I915_READ(PRB0_CTL);
				if (tmp & RING_WAIT) {
					I915_WRITE(PRB0_CTL, tmp);
					POSTING_READ(PRB0_CTL);
					goto out;
				}
			}

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
			i915_handle_error(dev, true);
			return;
		}
	} else {
		dev_priv->hangcheck_count = 0;

		dev_priv->last_acthd = acthd;
		dev_priv->last_instdone = instdone;
		dev_priv->last_instdone1 = instdone1;
	}
B
Ben Gamari 已提交
1399

1400
out:
B
Ben Gamari 已提交
1401
	/* Reset timer case chip hangs without another request being added */
1402 1403
	mod_timer(&dev_priv->hangcheck_timer,
		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
B
Ben Gamari 已提交
1404 1405
}

L
Linus Torvalds 已提交
1406 1407
/* drm_dma.h hooks
*/
1408
static void ironlake_irq_preinstall(struct drm_device *dev)
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	(void) I915_READ(DEIER);

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	(void) I915_READ(GTIER);
1424 1425 1426 1427 1428

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	(void) I915_READ(SDEIER);
1429 1430
}

1431
static int ironlake_irq_postinstall(struct drm_device *dev)
1432 1433 1434
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1435 1436
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1437
	u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
1438
	u32 hotplug_mask;
1439 1440

	dev_priv->irq_mask_reg = ~display_mask;
1441
	dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
1442 1443 1444 1445 1446 1447 1448

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
	(void) I915_READ(DEIER);

1449
	if (IS_GEN6(dev))
1450
		render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT;
1451

1452
	dev_priv->gt_irq_mask_reg = ~render_mask;
1453 1454 1455 1456
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1457
	if (IS_GEN6(dev)) {
1458
		I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
1459 1460 1461
		I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
	}

1462 1463 1464
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
	(void) I915_READ(GTIER);

1465 1466 1467 1468 1469 1470 1471 1472
	if (HAS_PCH_CPT(dev)) {
		hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT  |
			       SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
	} else {
		hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			       SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
	}

1473 1474 1475 1476 1477 1478 1479 1480
	dev_priv->pch_irq_mask_reg = ~hotplug_mask;
	dev_priv->pch_irq_enable_reg = hotplug_mask;

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
	I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
	(void) I915_READ(SDEIER);

1481 1482 1483 1484 1485 1486 1487
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

1488 1489 1490
	return 0;
}

1491
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1492 1493 1494
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1495 1496
	atomic_set(&dev_priv->irq_received, 0);

1497
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1498
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1499

1500
	if (HAS_PCH_SPLIT(dev)) {
1501
		ironlake_irq_preinstall(dev);
1502 1503 1504
		return;
	}

1505 1506 1507 1508 1509
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1510
	I915_WRITE(HWSTAM, 0xeffe);
1511 1512
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1513
	I915_WRITE(IMR, 0xffffffff);
1514
	I915_WRITE(IER, 0x0);
1515
	(void) I915_READ(IER);
L
Linus Torvalds 已提交
1516 1517
}

1518 1519 1520 1521
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1522
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1523 1524
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1525
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1526
	u32 error_mask;
1527

1528
	DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
1529

1530 1531 1532
	if (HAS_BSD(dev))
		DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);

1533 1534
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1535
	if (HAS_PCH_SPLIT(dev))
1536
		return ironlake_irq_postinstall(dev);
1537

1538 1539 1540 1541 1542 1543
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1544 1545 1546 1547
	if (I915_HAS_HOTPLUG(dev)) {
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
1548
		dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1549 1550
	}

1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1566
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1567
	I915_WRITE(IER, enable_mask);
1568 1569
	(void) I915_READ(IER);

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1584
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1585
			hotplug_en |= CRT_HOTPLUG_INT_EN;
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595

			/* Programming the CRT detection parameters tends
			   to generate a spurious hotplug event about three
			   seconds later.  So just do it once.
			*/
			if (IS_G4X(dev))
				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
		}

1596 1597 1598 1599 1600
		/* Ignore TV since it's buggy */

		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}

1601
	intel_opregion_enable_asle(dev);
1602 1603

	return 0;
L
Linus Torvalds 已提交
1604 1605
}

1606
static void ironlake_irq_uninstall(struct drm_device *dev)
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1620
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1621 1622
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1623

L
Linus Torvalds 已提交
1624 1625 1626
	if (!dev_priv)
		return;

1627 1628
	dev_priv->vblank_pipe = 0;

1629
	if (HAS_PCH_SPLIT(dev)) {
1630
		ironlake_irq_uninstall(dev);
1631 1632 1633
		return;
	}

1634 1635 1636 1637 1638
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1639
	I915_WRITE(HWSTAM, 0xffffffff);
1640 1641
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1642
	I915_WRITE(IMR, 0xffffffff);
1643
	I915_WRITE(IER, 0x0);
1644

1645 1646 1647
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1648
}