intel_ringbuffer.h 19.3 KB
Newer Older
1 2 3
#ifndef _INTEL_RINGBUFFER_H_
#define _INTEL_RINGBUFFER_H_

4
#include <linux/hashtable.h>
5
#include "i915_gem_batch_pool.h"
6
#include "i915_gem_request.h"
7 8 9

#define I915_CMD_HASH_ORDER 9

10 11 12 13 14 15
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64
16
#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
17

18 19 20 21 22 23 24 25 26 27 28
/*
 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
 *
 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
 * cacheline, the Head Pointer must not be greater than the Tail
 * Pointer."
 */
#define I915_RING_FREE_SPACE 64

29
struct  intel_hw_status_page {
30
	u32		*page_addr;
31
	unsigned int	gfx_addr;
32
	struct		drm_i915_gem_object *obj;
33 34
};

35 36
#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
37

38 39
#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
40

41 42
#define I915_READ_HEAD(engine)  I915_READ(RING_HEAD((engine)->mmio_base))
#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
43

44 45
#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
46

47 48
#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
49

50 51
#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
52

53 54 55
/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
 */
56 57 58
#define gen8_semaphore_seqno_size sizeof(uint64_t)
#define GEN8_SEMAPHORE_OFFSET(__from, __to)			     \
	(((__from) * I915_NUM_ENGINES  + (__to)) * gen8_semaphore_seqno_size)
59 60
#define GEN8_SIGNAL_OFFSET(__ring, to)			     \
	(i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
61
	 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
62 63
#define GEN8_WAIT_OFFSET(__ring, from)			     \
	(i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
64
	 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
65

66
enum intel_engine_hangcheck_action {
67
	HANGCHECK_IDLE = 0,
68 69 70 71 72
	HANGCHECK_WAIT,
	HANGCHECK_ACTIVE,
	HANGCHECK_KICK,
	HANGCHECK_HUNG,
};
73

74 75
#define HANGCHECK_SCORE_RING_HUNG 31

76
struct intel_engine_hangcheck {
77
	u64 acthd;
78
	unsigned long user_interrupts;
79
	u32 seqno;
80
	int score;
81
	enum intel_engine_hangcheck_action action;
82
	int deadlock;
83
	u32 instdone[I915_NUM_INSTDONE_REG];
84 85
};

86
struct intel_ring {
87
	struct drm_i915_gem_object *obj;
88
	void *vaddr;
89
	struct i915_vma *vma;
90

91
	struct intel_engine_cs *engine;
92
	struct list_head link;
93

94 95
	struct list_head request_list;

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	u32 head;
	u32 tail;
	int space;
	int size;
	int effective_size;

	/** We track the position of the requests in the ring buffer, and
	 * when each is retired we increment last_retired_head as the GPU
	 * must have finished processing the request and so we know we
	 * can advance the ringbuffer up to that position.
	 *
	 * last_retired_head is set to -1 after the value is consumed so
	 * we can detect new retirements.
	 */
	u32 last_retired_head;
};

113
struct i915_gem_context;
114
struct drm_i915_reg_table;
115

116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
/*
 * we use a single page to load ctx workarounds so all of these
 * values are referred in terms of dwords
 *
 * struct i915_wa_ctx_bb:
 *  offset: specifies batch starting position, also helpful in case
 *    if we want to have multiple batches at different offsets based on
 *    some criteria. It is not a requirement at the moment but provides
 *    an option for future use.
 *  size: size of the batch in DWORDS
 */
struct  i915_ctx_workarounds {
	struct i915_wa_ctx_bb {
		u32 offset;
		u32 size;
	} indirect_ctx, per_ctx;
	struct drm_i915_gem_object *obj;
};

135 136
struct drm_i915_gem_request;

137 138
struct intel_engine_cs {
	struct drm_i915_private *i915;
139
	const char	*name;
140
	enum intel_engine_id {
141
		RCS = 0,
142
		BCS,
143 144 145
		VCS,
		VCS2,	/* Keep instances of the same type engine together. */
		VECS
146
	} id;
147
#define I915_NUM_ENGINES 5
148
#define _VCS(n) (VCS + (n))
149
	unsigned int exec_id;
150 151
	unsigned int hw_id;
	unsigned int guc_id; /* XXX same as hw_id? */
152
	u64 fence_context;
153
	u32		mmio_base;
154
	unsigned int irq_shift;
155
	struct intel_ring *buffer;
156
	struct list_head buffers;
157

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
	/* Rather than have every client wait upon all user interrupts,
	 * with the herd waking after every interrupt and each doing the
	 * heavyweight seqno dance, we delegate the task (of being the
	 * bottom-half of the user interrupt) to the first client. After
	 * every interrupt, we wake up one client, who does the heavyweight
	 * coherent seqno read and either goes back to sleep (if incomplete),
	 * or wakes up all the completed clients in parallel, before then
	 * transferring the bottom-half status to the next client in the queue.
	 *
	 * Compared to walking the entire list of waiters in a single dedicated
	 * bottom-half, we reduce the latency of the first waiter by avoiding
	 * a context switch, but incur additional coherent seqno reads when
	 * following the chain of request breadcrumbs. Since it is most likely
	 * that we have a single client waiting on each seqno, then reducing
	 * the overhead of waking that client is much preferred.
	 */
	struct intel_breadcrumbs {
175 176 177 178
		struct task_struct *irq_seqno_bh; /* bh for user interrupts */
		unsigned long irq_wakeups;
		bool irq_posted;

179 180
		spinlock_t lock; /* protects the lists of requests */
		struct rb_root waiters; /* sorted by retirement, priority */
181
		struct rb_root signals; /* sorted by retirement */
182
		struct intel_wait *first_wait; /* oldest waiter by retirement */
183
		struct task_struct *signaler; /* used for fence signalling */
184
		struct drm_i915_gem_request *first_signal;
185
		struct timer_list fake_irq; /* used after a missed interrupt */
186 187 188

		bool irq_enabled : 1;
		bool rpm_wakelock : 1;
189 190
	} breadcrumbs;

191 192 193 194 195 196 197
	/*
	 * A pool of objects to use as shadow copies of client batch buffers
	 * when the command parser is enabled. Prevents the client from
	 * modifying the batch contents after software parsing.
	 */
	struct i915_gem_batch_pool batch_pool;

198
	struct intel_hw_status_page status_page;
199
	struct i915_ctx_workarounds wa_ctx;
200

201 202
	u32             irq_keep_mask; /* always keep these interrupts */
	u32		irq_enable_mask; /* bitmask to enable ring interrupt */
203 204
	void		(*irq_enable)(struct intel_engine_cs *engine);
	void		(*irq_disable)(struct intel_engine_cs *engine);
205

206
	int		(*init_hw)(struct intel_engine_cs *engine);
207

208
	int		(*init_context)(struct drm_i915_gem_request *req);
209

210 211 212 213 214 215 216 217 218 219 220 221 222
	int		(*emit_flush)(struct drm_i915_gem_request *request,
				      u32 mode);
#define EMIT_INVALIDATE	BIT(0)
#define EMIT_FLUSH	BIT(1)
#define EMIT_BARRIER	(EMIT_INVALIDATE | EMIT_FLUSH)
	int		(*emit_bb_start)(struct drm_i915_gem_request *req,
					 u64 offset, u32 length,
					 unsigned int dispatch_flags);
#define I915_DISPATCH_SECURE BIT(0)
#define I915_DISPATCH_PINNED BIT(1)
#define I915_DISPATCH_RS     BIT(2)
	int		(*emit_request)(struct drm_i915_gem_request *req);
	void		(*submit_request)(struct drm_i915_gem_request *req);
223 224 225 226 227 228
	/* Some chipsets are not quite as coherent as advertised and need
	 * an expensive kick to force a true read of the up-to-date seqno.
	 * However, the up-to-date seqno is not always required and the last
	 * seen value is good enough. Note that the seqno will always be
	 * monotonic, even if not coherent.
	 */
229 230
	void		(*irq_seqno_barrier)(struct intel_engine_cs *engine);
	void		(*cleanup)(struct intel_engine_cs *engine);
231

232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	/* GEN8 signal/wait table - never trust comments!
	 *	  signal to	signal to    signal to   signal to      signal to
	 *	    RCS		   VCS          BCS        VECS		 VCS2
	 *      --------------------------------------------------------------------
	 *  RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
	 *	|-------------------------------------------------------------------
	 *  VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
	 *	|-------------------------------------------------------------------
	 *  BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
	 *	|-------------------------------------------------------------------
	 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) |  NOP (0x90) | VCS2 (0x98) |
	 *	|-------------------------------------------------------------------
	 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP  (0xc0) |
	 *	|-------------------------------------------------------------------
	 *
	 * Generalization:
	 *  f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
	 *  ie. transpose of g(x, y)
	 *
	 *	 sync from	sync from    sync from    sync from	sync from
	 *	    RCS		   VCS          BCS        VECS		 VCS2
	 *      --------------------------------------------------------------------
	 *  RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
	 *	|-------------------------------------------------------------------
	 *  VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
	 *	|-------------------------------------------------------------------
	 *  BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
	 *	|-------------------------------------------------------------------
	 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) |  NOP (0x90) | VCS2 (0xb8) |
	 *	|-------------------------------------------------------------------
	 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) |  NOP (0xc0) |
	 *	|-------------------------------------------------------------------
	 *
	 * Generalization:
	 *  g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
	 *  ie. transpose of f(x, y)
	 */
269
	struct {
270
		u32	sync_seqno[I915_NUM_ENGINES-1];
271

272 273 274
		union {
			struct {
				/* our mbox written by others */
275
				u32		wait[I915_NUM_ENGINES];
276
				/* mboxes this ring signals to */
277
				i915_reg_t	signal[I915_NUM_ENGINES];
278
			} mbox;
279
			u64		signal_ggtt[I915_NUM_ENGINES];
280
		};
281 282

		/* AKA wait() */
283 284 285
		int	(*sync_to)(struct drm_i915_gem_request *req,
				   struct drm_i915_gem_request *signal);
		int	(*signal)(struct drm_i915_gem_request *req);
286
	} semaphore;
287

288
	/* Execlists */
289 290
	struct tasklet_struct irq_tasklet;
	spinlock_t execlist_lock; /* used inside tasklet, use spin_lock_bh */
291
	struct list_head execlist_queue;
292
	unsigned int fw_domains;
293 294
	unsigned int next_context_status_buffer;
	unsigned int idle_lite_restore_wa;
295 296
	bool disable_lite_restore_wa;
	u32 ctx_desc_template;
297

298 299 300 301 302 303
	/**
	 * List of breadcrumbs associated with GPU requests currently
	 * outstanding.
	 */
	struct list_head request_list;

304 305 306 307 308 309 310
	/**
	 * Seqno of request most recently submitted to request_list.
	 * Used exclusively by hang checker to avoid grabbing lock while
	 * inspecting request list.
	 */
	u32 last_submitted_seqno;

311 312
	/* An RCU guarded pointer to the last request. No reference is
	 * held to the request, users must carefully acquire a reference to
313
	 * the request using i915_gem_active_get_rcu(), or hold the
314 315 316 317
	 * struct_mutex.
	 */
	struct i915_gem_active last_request;

318
	struct i915_gem_context *last_context;
319

320
	struct intel_engine_hangcheck hangcheck;
321

322 323 324 325
	struct {
		struct drm_i915_gem_object *obj;
		u32 gtt_offset;
	} scratch;
326

327 328
	bool needs_cmd_parser;

329
	/*
330
	 * Table of commands the command parser needs to know about
331
	 * for this engine.
332
	 */
333
	DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
334 335 336 337

	/*
	 * Table of registers allowed in commands that read/write registers.
	 */
338 339
	const struct drm_i915_reg_table *reg_tables;
	int reg_table_count;
340 341 342 343 344

	/*
	 * Returns the bitmask for the length field of the specified command.
	 * Return 0 for an unrecognized/invalid command.
	 *
345
	 * If the command parser finds an entry for a command in the engine's
346
	 * cmd_tables, it gets the command's length based on the table entry.
347 348 349
	 * If not, it calls this function to determine the per-engine length
	 * field encoding for the command (i.e. different opcode ranges use
	 * certain bits to encode the command length in the header).
350 351
	 */
	u32 (*get_cmd_length_mask)(u32 cmd_header);
352 353
};

354
static inline bool
355
intel_engine_initialized(const struct intel_engine_cs *engine)
356
{
357
	return engine->i915 != NULL;
358
}
359

360
static inline unsigned
361
intel_engine_flag(const struct intel_engine_cs *engine)
362
{
363
	return 1 << engine->id;
364 365
}

366
static inline u32
367 368
intel_engine_sync_index(struct intel_engine_cs *engine,
			struct intel_engine_cs *other)
369 370 371 372
{
	int idx;

	/*
R
Rodrigo Vivi 已提交
373 374 375 376 377
	 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
	 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
	 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
	 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
	 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
378 379
	 */

380
	idx = (other - engine) - 1;
381
	if (idx < 0)
382
		idx += I915_NUM_ENGINES;
383 384 385 386

	return idx;
}

387
static inline void
388
intel_flush_status_page(struct intel_engine_cs *engine, int reg)
389
{
390 391 392
	mb();
	clflush(&engine->status_page.page_addr[reg]);
	mb();
393 394
}

395
static inline u32
396
intel_read_status_page(struct intel_engine_cs *engine, int reg)
397
{
398
	/* Ensure that the compiler doesn't optimize away the load. */
399
	return READ_ONCE(engine->status_page.page_addr[reg]);
400 401
}

M
Mika Kuoppala 已提交
402
static inline void
403
intel_write_status_page(struct intel_engine_cs *engine,
M
Mika Kuoppala 已提交
404 405
			int reg, u32 value)
{
406
	engine->status_page.page_addr[reg] = value;
M
Mika Kuoppala 已提交
407 408
}

409
/*
C
Chris Wilson 已提交
410 411 412 413 414 415 416 417 418 419 420
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
 *
 * The following dwords have a reserved meaning:
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
421
 * 0x20-0x2f: Reserved (Gen6+)
C
Chris Wilson 已提交
422
 *
423
 * The area from dword 0x30 to 0x3ff is available for driver usage.
C
Chris Wilson 已提交
424
 */
425
#define I915_GEM_HWS_INDEX		0x30
426
#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
427
#define I915_GEM_HWS_SCRATCH_INDEX	0x40
428
#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
C
Chris Wilson 已提交
429

430 431
struct intel_ring *
intel_engine_create_ring(struct intel_engine_cs *engine, int size);
432 433
int intel_ring_pin(struct intel_ring *ring);
void intel_ring_unpin(struct intel_ring *ring);
434
void intel_ring_free(struct intel_ring *ring);
435

436 437
void intel_engine_stop(struct intel_engine_cs *engine);
void intel_engine_cleanup(struct intel_engine_cs *engine);
438

439 440
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);

441
int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
442
int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
443

444
static inline void intel_ring_emit(struct intel_ring *ring, u32 data)
445
{
446 447
	*(uint32_t *)(ring->vaddr + ring->tail) = data;
	ring->tail += 4;
448 449
}

450
static inline void intel_ring_emit_reg(struct intel_ring *ring, i915_reg_t reg)
451
{
452
	intel_ring_emit(ring, i915_mmio_reg_offset(reg));
453
}
454

455
static inline void intel_ring_advance(struct intel_ring *ring)
456
{
457 458 459 460 461 462 463
	/* Dummy function.
	 *
	 * This serves as a placeholder in the code so that the reader
	 * can compare against the preceding intel_ring_begin() and
	 * check that the number of dwords emitted matches the space
	 * reserved for the command packet (i.e. the value passed to
	 * intel_ring_begin()).
464
	 */
465 466 467 468 469 470
}

static inline u32 intel_ring_offset(struct intel_ring *ring, u32 value)
{
	/* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
	return value & (ring->size - 1);
471
}
472

473
int __intel_ring_space(int head, int tail, int size);
474
void intel_ring_update_space(struct intel_ring *ring);
475

476
void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno);
477

478
int intel_init_pipe_control(struct intel_engine_cs *engine, int size);
479
void intel_fini_pipe_control(struct intel_engine_cs *engine);
480

481 482
void intel_engine_setup_common(struct intel_engine_cs *engine);
int intel_engine_init_common(struct intel_engine_cs *engine);
483
void intel_engine_cleanup_common(struct intel_engine_cs *engine);
484

485 486 487 488 489 490 491 492
static inline int intel_engine_idle(struct intel_engine_cs *engine,
				    bool interruptible)
{
	/* Wait upon the last request to be completed */
	return i915_gem_active_wait_unlocked(&engine->last_request,
					     interruptible, NULL, NULL);
}

493 494 495 496 497
int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine);
int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
498

499
u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
500 501 502 503
static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
{
	return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
}
504

505
int init_workarounds_ring(struct intel_engine_cs *engine);
506

507 508 509
/*
 * Arbitrary size for largest possible 'add request' sequence. The code paths
 * are complex and variable. Empirical measurement shows that the worst case
510 511 512
 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
 * we need to allocate double the largest single packet within that emission
 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
513
 */
514
#define MIN_SPACE_FOR_ADD_REQUEST 336
515

516 517 518 519 520
static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
{
	return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);

static inline void intel_wait_init(struct intel_wait *wait, u32 seqno)
{
	wait->tsk = current;
	wait->seqno = seqno;
}

static inline bool intel_wait_complete(const struct intel_wait *wait)
{
	return RB_EMPTY_NODE(&wait->node);
}

bool intel_engine_add_wait(struct intel_engine_cs *engine,
			   struct intel_wait *wait);
void intel_engine_remove_wait(struct intel_engine_cs *engine,
			      struct intel_wait *wait);
539
void intel_engine_enable_signaling(struct drm_i915_gem_request *request);
540 541 542

static inline bool intel_engine_has_waiter(struct intel_engine_cs *engine)
{
543
	return READ_ONCE(engine->breadcrumbs.irq_seqno_bh);
544 545 546 547 548
}

static inline bool intel_engine_wakeup(struct intel_engine_cs *engine)
{
	bool wakeup = false;
549
	struct task_struct *tsk = READ_ONCE(engine->breadcrumbs.irq_seqno_bh);
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
	/* Note that for this not to dangerously chase a dangling pointer,
	 * the caller is responsible for ensure that the task remain valid for
	 * wake_up_process() i.e. that the RCU grace period cannot expire.
	 *
	 * Also note that tsk is likely to be in !TASK_RUNNING state so an
	 * early test for tsk->state != TASK_RUNNING before wake_up_process()
	 * is unlikely to be beneficial.
	 */
	if (tsk)
		wakeup = wake_up_process(tsk);
	return wakeup;
}

void intel_engine_enable_fake_irq(struct intel_engine_cs *engine);
void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
unsigned int intel_kick_waiters(struct drm_i915_private *i915);
566
unsigned int intel_kick_signalers(struct drm_i915_private *i915);
567

568 569 570 571 572
static inline bool intel_engine_is_active(struct intel_engine_cs *engine)
{
	return i915_gem_active_isset(&engine->last_request);
}

573
#endif /* _INTEL_RINGBUFFER_H_ */