io_apic.c 97.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
 *	Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62 63
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
64

65
#include <mach_ipi.h>
L
Linus Torvalds 已提交
66
#include <mach_apic.h>
67
#include <mach_apicdef.h>
L
Linus Torvalds 已提交
68

69 70
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
71
/*
72 73
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
74 75 76
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
77 78 79
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
80 81 82 83 84
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

85
/* I/O APIC entries */
86
struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
87 88
int nr_ioapics;

89
/* MP IRQ source entries */
90
struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
91 92 93 94

/* # of MP IRQ source entries */
int mp_irq_entries;

95 96 97 98 99 100
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
101 102
int skip_ioapic_setup;

103
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
104 105 106 107 108 109
{
	/* disable IO-APIC */
	disable_ioapic_setup();
	return 0;
}
early_param("noapic", parse_noapic);
110

111
struct irq_pin_list;
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136

/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
{
	struct irq_pin_list *pin;
	int node;

	node = cpu_to_node(cpu);

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
137
struct irq_cfg {
138
	struct irq_pin_list *irq_2_pin;
139 140
	cpumask_var_t domain;
	cpumask_var_t old_domain;
141
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
142
	u8 vector;
143
	u8 move_in_progress : 1;
144 145 146
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
	u8 move_desc_pending : 1;
#endif
Y
Yinghai Lu 已提交
147 148 149
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
150 151 152
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
153
static struct irq_cfg irq_cfgx[NR_IRQS] = {
154
#endif
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
171 172
};

173
int __init arch_early_irq_init(void)
174
{
175 176 177 178
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
	int i;
T
Thomas Gleixner 已提交
179

180 181
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
182

183 184 185
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
186 187 188 189
		alloc_bootmem_cpumask_var(&cfg[i].domain);
		alloc_bootmem_cpumask_var(&cfg[i].old_domain);
		if (i < NR_IRQS_LEGACY)
			cpumask_setall(cfg[i].domain);
190
	}
191 192

	return 0;
193
}
194

195
#ifdef CONFIG_SPARSE_IRQ
T
Thomas Gleixner 已提交
196
static struct irq_cfg *irq_cfg(unsigned int irq)
197
{
198 199
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
200

201 202 203
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
204

205
	return cfg;
206
}
T
Thomas Gleixner 已提交
207

208
static struct irq_cfg *get_one_free_irq_cfg(int cpu)
209
{
210 211 212 213
	struct irq_cfg *cfg;
	int node;

	node = cpu_to_node(cpu);
214

215
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
216
	if (cfg) {
217
		if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
218 219
			kfree(cfg);
			cfg = NULL;
220 221
		} else if (!alloc_cpumask_var_node(&cfg->old_domain,
							  GFP_ATOMIC, node)) {
222 223 224 225 226 227 228 229
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		} else {
			cpumask_clear(cfg->domain);
			cpumask_clear(cfg->old_domain);
		}
	}
230

231
	return cfg;
232 233
}

234
int arch_init_chip_data(struct irq_desc *desc, int cpu)
235
{
236
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
237

238 239 240 241 242 243 244 245
	cfg = desc->chip_data;
	if (!cfg) {
		desc->chip_data = get_one_free_irq_cfg(cpu);
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
246

247
	return 0;
248
}
249

250
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
T
Thomas Gleixner 已提交
251

252 253
static void
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
254
{
255 256 257 258 259 260
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
261

262 263 264
	entry = get_one_free_irq_2_pin(cpu);
	if (!entry)
		return;
265

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
289

290 291
	tail->next = NULL;
	cfg->irq_2_pin = head;
292 293
}

294
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
295
{
296
	struct irq_pin_list *entry, *next;
297

298 299
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
300

301
	entry = old_cfg->irq_2_pin;
302

303 304 305 306 307 308
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
309 310
}

311 312
void arch_init_copy_chip_data(struct irq_desc *old_desc,
				 struct irq_desc *desc, int cpu)
313
{
314 315
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
316

317
	cfg = get_one_free_irq_cfg(cpu);
Y
Yinghai Lu 已提交
318

319 320 321 322 323 324 325 326 327 328
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

	init_copy_irq_2_pin(old_cfg, cfg, cpu);
329
}
L
Linus Torvalds 已提交
330

331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}

353 354
static void
set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
355 356 357 358 359
{
	struct irq_cfg *cfg = desc->chip_data;

	if (!cfg->move_in_progress) {
		/* it means that domain is not changed */
360
		if (!cpumask_intersects(&desc->affinity, mask))
361 362
			cfg->move_desc_pending = 1;
	}
363
}
364 365
#endif

366 367 368 369
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
370
}
L
Linus Torvalds 已提交
371

372 373
#endif

374
#ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
375 376
static inline void
set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Y
Yinghai Lu 已提交
377 378
{
}
379
#endif
L
Linus Torvalds 已提交
380

L
Linus Torvalds 已提交
381 382 383 384 385 386 387 388 389
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
390
		+ (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
}

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
415
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
416 417 418

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
419 420 421
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
422
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;
		int pin;

		if (!entry)
			break;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
		if (!entry->next)
			break;
		entry = entry->next;
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

467 468 469 470 471 472
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
473 474
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
475 476 477
{
	union entry_union eu;
	eu.entry = e;
478 479
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
480 481 482 483 484 485 486
}

static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
487 488 489 490 491 492 493 494 495 496 497 498 499
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

500 501 502 503 504 505
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

506
#ifdef CONFIG_SMP
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
static void send_cleanup_vector(struct irq_cfg *cfg)
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		cfg->move_cleanup_count = 0;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			cfg->move_cleanup_count++;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
		send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

Y
Yinghai Lu 已提交
527
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
528 529 530
{
	int apic, pin;
	struct irq_pin_list *entry;
Y
Yinghai Lu 已提交
531
	u8 vector = cfg->vector;
532 533 534 535 536 537 538 539 540 541

	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
542 543 544 545 546 547 548 549
#ifdef CONFIG_INTR_REMAP
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
#else
550
		io_apic_write(apic, 0x11 + pin*2, dest);
551
#endif
552 553 554
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
555
		io_apic_modify(apic, 0x10 + pin*2, reg);
556 557 558 559 560
		if (!entry->next)
			break;
		entry = entry->next;
	}
}
Y
Yinghai Lu 已提交
561

562 563
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
Y
Yinghai Lu 已提交
564

565 566 567 568 569 570
/*
 * Either sets desc->affinity to a valid value, and returns cpu_mask_to_apicid
 * of that, or returns BAD_APICID and leaves desc->affinity untouched.
 */
static unsigned int
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
571 572
{
	struct irq_cfg *cfg;
Y
Yinghai Lu 已提交
573
	unsigned int irq;
574

575
	if (!cpumask_intersects(mask, cpu_online_mask))
576
		return BAD_APICID;
577

Y
Yinghai Lu 已提交
578 579 580
	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
581
		return BAD_APICID;
582

583
	cpumask_and(&desc->affinity, cfg->domain, mask);
Y
Yinghai Lu 已提交
584
	set_extra_move_desc(desc, mask);
585 586
	return cpu_mask_to_apicid_and(&desc->affinity, cpu_online_mask);
}
Y
Yinghai Lu 已提交
587

588 589
static void
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
590 591 592 593
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
594
	unsigned int irq;
595

596 597
	irq = desc->irq;
	cfg = desc->chip_data;
598 599

	spin_lock_irqsave(&ioapic_lock, flags);
600 601 602 603 604 605
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
	}
606 607 608
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

609 610
static void
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
Y
Yinghai Lu 已提交
611 612
{
	struct irq_desc *desc;
613

614
	desc = irq_to_desc(irq);
Y
Yinghai Lu 已提交
615 616

	set_ioapic_affinity_irq_desc(desc, mask);
617 618 619
}
#endif /* CONFIG_SMP */

L
Linus Torvalds 已提交
620 621 622 623 624
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
Y
Yinghai Lu 已提交
625
static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
L
Linus Torvalds 已提交
626
{
627 628 629 630
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	if (!entry) {
631 632 633 634 635 636
		entry = get_one_free_irq_2_pin(cpu);
		if (!entry) {
			printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
					apic, pin);
			return;
		}
637 638 639 640 641
		cfg->irq_2_pin = entry;
		entry->apic = apic;
		entry->pin = pin;
		return;
	}
L
Linus Torvalds 已提交
642

643 644 645 646
	while (entry->next) {
		/* not again, please */
		if (entry->apic == apic && entry->pin == pin)
			return;
L
Linus Torvalds 已提交
647

648
		entry = entry->next;
L
Linus Torvalds 已提交
649
	}
650

651
	entry->next = get_one_free_irq_2_pin(cpu);
652
	entry = entry->next;
L
Linus Torvalds 已提交
653 654 655 656 657 658 659
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
Y
Yinghai Lu 已提交
660
static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
L
Linus Torvalds 已提交
661 662 663
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
664 665
	struct irq_pin_list *entry = cfg->irq_2_pin;
	int replaced = 0;
L
Linus Torvalds 已提交
666

667
	while (entry) {
L
Linus Torvalds 已提交
668 669 670
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
671 672
			replaced = 1;
			/* every one is different, right? */
L
Linus Torvalds 已提交
673
			break;
674 675
		}
		entry = entry->next;
L
Linus Torvalds 已提交
676
	}
677 678 679

	/* why? call replace before add? */
	if (!replaced)
Y
Yinghai Lu 已提交
680
		add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
L
Linus Torvalds 已提交
681 682
}

Y
Yinghai Lu 已提交
683
static inline void io_apic_modify_irq(struct irq_cfg *cfg,
684 685 686 687 688
				int mask_and, int mask_or,
				void (*final)(struct irq_pin_list *entry))
{
	int pin;
	struct irq_pin_list *entry;
689

690 691 692 693 694 695 696 697 698 699 700
	for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
701

Y
Yinghai Lu 已提交
702
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
703
{
Y
Yinghai Lu 已提交
704
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
705
}
706

Y
Yinghai Lu 已提交
707
#ifdef CONFIG_X86_64
708
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
709
{
710 711 712 713 714 715
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
716
	readl(&io_apic->data);
L
Linus Torvalds 已提交
717 718
}

Y
Yinghai Lu 已提交
719
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
720
{
Y
Yinghai Lu 已提交
721
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
722 723
}
#else /* CONFIG_X86_32 */
Y
Yinghai Lu 已提交
724
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
725
{
Y
Yinghai Lu 已提交
726
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
727
}
L
Linus Torvalds 已提交
728

Y
Yinghai Lu 已提交
729
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
730
{
Y
Yinghai Lu 已提交
731
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
732 733
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
734

Y
Yinghai Lu 已提交
735
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
736
{
Y
Yinghai Lu 已提交
737
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
738 739 740
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
#endif /* CONFIG_X86_32 */
741

Y
Yinghai Lu 已提交
742
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
743
{
Y
Yinghai Lu 已提交
744
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
745 746
	unsigned long flags;

Y
Yinghai Lu 已提交
747 748
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
749
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
750
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
751 752 753
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
754
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
755
{
Y
Yinghai Lu 已提交
756
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
757 758 759
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
760
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
761 762 763
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
764 765 766 767 768 769 770 771 772 773 774 775 776
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
777 778 779
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
780

L
Linus Torvalds 已提交
781
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
782
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
783 784 785 786 787
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
788
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
789 790
}

791
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
792 793 794 795 796 797 798 799
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

800
#if !defined(CONFIG_SMP) && defined(CONFIG_X86_32)
801
void send_IPI_self(int vector)
L
Linus Torvalds 已提交
802 803 804 805 806 807 808 809 810 811 812
{
	unsigned int cfg;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();
	cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
813
	apic_write(APIC_ICR, cfg);
L
Linus Torvalds 已提交
814
}
815
#endif /* !CONFIG_SMP && CONFIG_X86_32*/
L
Linus Torvalds 已提交
816

817
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
static int pirq_entries [MAX_PIRQS];
static int pirqs_enabled;

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	for (i = 0; i < MAX_PIRQS; i++)
		pirq_entries[i] = -1;

	pirqs_enabled = 1;
	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
#endif /* CONFIG_X86_32 */

#ifdef CONFIG_INTR_REMAP
/* I/O APIC RTE contents at the OS boot up */
static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];

/*
 * Saves and masks all the unmasked IO-APIC RTE's
 */
int save_mask_IO_APIC_setup(void)
{
	union IO_APIC_reg_01 reg_01;
	unsigned long flags;
	int apic, pin;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_01.raw = io_apic_read(apic, 1);
		spin_unlock_irqrestore(&ioapic_lock, flags);
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}

	for (apic = 0; apic < nr_ioapics; apic++) {
		early_ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_KERNEL);
		if (!early_ioapic_entries[apic])
886
			goto nomem;
887 888 889 890 891 892 893 894 895 896 897 898 899
	}

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

			entry = early_ioapic_entries[apic][pin] =
				ioapic_read_entry(apic, pin);
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
900

901
	return 0;
902 903

nomem:
904 905
	while (apic >= 0)
		kfree(early_ioapic_entries[apic--]);
906 907 908 909
	memset(early_ioapic_entries, 0,
		ARRAY_SIZE(early_ioapic_entries));

	return -ENOMEM;
910 911 912 913 914 915
}

void restore_IO_APIC_setup(void)
{
	int apic, pin;

916 917 918
	for (apic = 0; apic < nr_ioapics; apic++) {
		if (!early_ioapic_entries[apic])
			break;
919 920 921
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
					   early_ioapic_entries[apic][pin]);
922 923 924
		kfree(early_ioapic_entries[apic]);
		early_ioapic_entries[apic] = NULL;
	}
925 926 927 928 929 930 931 932 933 934 935 936 937 938
}

void reinit_intr_remapped_IO_APIC(int intr_remapping)
{
	/*
	 * for now plain restore of previous settings.
	 * TBD: In the case of OS enabling interrupt-remapping,
	 * IO-APIC RTE's need to be setup to point to interrupt-remapping
	 * table entries. for now, do a plain restore, and wait for
	 * the setup_IO_APIC_irqs() to do proper initialization.
	 */
	restore_IO_APIC_setup();
}
#endif
L
Linus Torvalds 已提交
939 940 941 942 943 944 945 946 947

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
948 949 950 951
		if (mp_irqs[i].mp_irqtype == type &&
		    (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
		     mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].mp_dstirq == pin)
L
Linus Torvalds 已提交
952 953 954 955 956 957 958 959
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
960
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
961 962 963 964
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
965
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
966

A
Alexey Starikovskiy 已提交
967
		if (test_bit(lbus, mp_bus_not_pci) &&
968 969
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
L
Linus Torvalds 已提交
970

971
			return mp_irqs[i].mp_dstirq;
L
Linus Torvalds 已提交
972 973 974 975
	}
	return -1;
}

976 977 978 979 980
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
981
		int lbus = mp_irqs[i].mp_srcbus;
982

A
Alexey Starikovskiy 已提交
983
		if (test_bit(lbus, mp_bus_not_pci) &&
984 985
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
986 987 988 989
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
990
		for(apic = 0; apic < nr_ioapics; apic++) {
991
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
992 993 994 995 996 997 998
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

1009 1010
	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		bus, slot, pin);
1011
	if (test_bit(bus, mp_bus_not_pci)) {
1012
		apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
L
Linus Torvalds 已提交
1013 1014 1015
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
1016
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
1017 1018

		for (apic = 0; apic < nr_ioapics; apic++)
1019 1020
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
			    mp_irqs[i].mp_dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
1021 1022
				break;

A
Alexey Starikovskiy 已提交
1023
		if (!test_bit(lbus, mp_bus_not_pci) &&
1024
		    !mp_irqs[i].mp_irqtype &&
L
Linus Torvalds 已提交
1025
		    (bus == lbus) &&
1026
		    (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
1027
			int irq = pin_2_irq(i,apic,mp_irqs[i].mp_dstirq);
L
Linus Torvalds 已提交
1028 1029 1030 1031

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

1032
			if (pin == (mp_irqs[i].mp_srcbusirq & 3))
L
Linus Torvalds 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
1044

1045
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
1046

1047
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
1048 1049 1050 1051 1052
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
Y
Yinghai Lu 已提交
1053
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
1054 1055 1056 1057 1058 1059 1060
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
1061

1062
#endif
L
Linus Torvalds 已提交
1063

A
Alexey Starikovskiy 已提交
1064 1065 1066 1067 1068 1069
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
1070 1071 1072 1073 1074
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

1075
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
A
Alexey Starikovskiy 已提交
1076
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
1088
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
1089

1090
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
1091
{
1092
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1093 1094 1095 1096 1097
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
1098
	switch (mp_irqs[idx].mp_irqflag & 3)
1099
	{
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
1128 1129 1130 1131 1132 1133
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
1134
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1135 1136 1137 1138 1139
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
1140
	switch ((mp_irqs[idx].mp_irqflag>>2) & 3)
L
Linus Torvalds 已提交
1141
	{
1142 1143 1144 1145 1146
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
1147
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1177
			break;
1178
		case 1: /* edge */
L
Linus Torvalds 已提交
1179
		{
1180
			trigger = 0;
L
Linus Torvalds 已提交
1181 1182
			break;
		}
1183
		case 2: /* reserved */
L
Linus Torvalds 已提交
1184
		{
1185 1186
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1187 1188
			break;
		}
1189
		case 3: /* level */
L
Linus Torvalds 已提交
1190
		{
1191
			trigger = 1;
L
Linus Torvalds 已提交
1192 1193
			break;
		}
1194
		default: /* invalid */
L
Linus Torvalds 已提交
1195 1196
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1197
			trigger = 0;
L
Linus Torvalds 已提交
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1214
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1215 1216 1217
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1218
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1219 1220 1221 1222

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1223
	if (mp_irqs[idx].mp_dstirq != pin)
L
Linus Torvalds 已提交
1224 1225
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1226
	if (test_bit(bus, mp_bus_not_pci)) {
1227
		irq = mp_irqs[idx].mp_srcbusirq;
1228
	} else {
A
Alexey Starikovskiy 已提交
1229 1230 1231 1232 1233 1234 1235
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1236
		/*
1237 1238
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1239 1240
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1241 1242
	}

1243
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1260 1261
#endif

L
Linus Torvalds 已提交
1262 1263 1264
	return irq;
}

1265 1266 1267 1268 1269 1270 1271
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1272

1273
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1274
{
1275 1276
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1277

1278 1279
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1280
{
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1292 1293
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1294 1295
	int cpu, err;
	cpumask_var_t tmp_mask;
1296

1297 1298
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1299

1300 1301
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1302

1303 1304
	old_vector = cfg->vector;
	if (old_vector) {
1305 1306 1307 1308
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1309
			return 0;
1310
		}
1311
	}
1312

1313
	/* Only try and allocate irqs on cpus that are present */
1314 1315
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1316 1317
		int new_cpu;
		int vector, offset;
1318

1319
		vector_allocation_domain(cpu, tmp_mask);
1320

1321 1322
		vector = current_vector;
		offset = current_offset;
1323
next:
1324 1325
		vector += 8;
		if (vector >= first_system_vector) {
1326
			/* If out of vectors on large boxen, must share them. */
1327 1328 1329 1330 1331
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1332 1333

		if (test_bit(vector, used_vectors))
1334
			goto next;
1335

1336
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1337 1338 1339 1340 1341 1342 1343
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1344
			cpumask_copy(cfg->old_domain, cfg->domain);
1345
		}
1346
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1347 1348
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1349 1350 1351
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1352
	}
1353 1354
	free_cpumask_var(tmp_mask);
	return err;
1355 1356
}

1357 1358
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1359 1360
{
	int err;
1361 1362 1363
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1364
	err = __assign_irq_vector(irq, cfg, mask);
1365
	spin_unlock_irqrestore(&vector_lock, flags);
1366 1367 1368
	return err;
}

Y
Yinghai Lu 已提交
1369
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1370 1371 1372 1373 1374 1375
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1376
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1377 1378 1379
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1380
	cpumask_clear(cfg->domain);
1381 1382 1383

	if (likely(!cfg->move_in_progress))
		return;
1384
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1385 1386 1387 1388 1389 1390 1391 1392 1393
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1394 1395 1396 1397 1398 1399 1400 1401
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1402
	struct irq_desc *desc;
1403 1404

	/* Mark the inuse vectors */
1405 1406
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1407
		if (!cpumask_test_cpu(cpu, cfg->domain))
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1419
		if (!cpumask_test_cpu(cpu, cfg->domain))
1420
			per_cpu(vector_irq, cpu)[vector] = -1;
1421
	}
L
Linus Torvalds 已提交
1422
}
1423

1424
static struct irq_chip ioapic_chip;
1425 1426 1427
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip;
#endif
L
Linus Torvalds 已提交
1428

1429 1430 1431
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1432

1433
#ifdef CONFIG_X86_32
1434 1435
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1436
	int apic, idx, pin;
1437

T
Thomas Gleixner 已提交
1438 1439 1440 1441 1442 1443 1444 1445
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1446 1447
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1448
	return 0;
1449
}
1450 1451 1452
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1453
	return 1;
1454 1455
}
#endif
1456

Y
Yinghai Lu 已提交
1457
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1458
{
Y
Yinghai Lu 已提交
1459

1460
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1461
	    trigger == IOAPIC_LEVEL)
1462
		desc->status |= IRQ_LEVEL;
1463 1464 1465
	else
		desc->status &= ~IRQ_LEVEL;

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
#endif
1479 1480
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1481
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1482 1483
					      handle_fasteoi_irq,
					      "fasteoi");
1484
	else
1485
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1486
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1487 1488
}

1489 1490 1491 1492
static int setup_ioapic_entry(int apic, int irq,
			      struct IO_APIC_route_entry *entry,
			      unsigned int destination, int trigger,
			      int polarity, int vector)
L
Linus Torvalds 已提交
1493
{
1494 1495 1496 1497 1498
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled) {
		struct intel_iommu *iommu = map_ioapic_to_ir(apic);
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
			panic("No mapping iommu for ioapic %d\n", apic);

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
			panic("Failed to allocate IRTE for ioapic %d\n", apic);

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
		irte.dst_mode = INT_DEST_MODE;
		irte.trigger_mode = trigger;
		irte.dlvry_mode = INT_DELIVERY_MODE;
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
	} else
#endif
	{
		entry->delivery_mode = INT_DELIVERY_MODE;
		entry->dest_mode = INT_DEST_MODE;
		entry->dest = destination;
	}
1536

1537
	entry->mask = 0;				/* enable IRQ */
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	entry->trigger = trigger;
	entry->polarity = polarity;
	entry->vector = vector;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

Y
Yinghai Lu 已提交
1550
static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq, struct irq_desc *desc,
1551
			      int trigger, int polarity)
1552 1553
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1554
	struct IO_APIC_route_entry entry;
1555
	unsigned int dest;
1556 1557 1558 1559

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1560
	cfg = desc->chip_data;
1561

1562
	if (assign_irq_vector(irq, cfg, TARGET_CPUS))
1563 1564
		return;

1565
	dest = cpu_mask_to_apicid_and(cfg->domain, TARGET_CPUS);
1566 1567 1568 1569 1570 1571 1572 1573 1574

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
		    apic, mp_ioapics[apic].mp_apicid, pin, cfg->vector,
		    irq, trigger, polarity);


	if (setup_ioapic_entry(mp_ioapics[apic].mp_apicid, irq, &entry,
1575
			       dest, trigger, polarity, cfg->vector)) {
1576 1577
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
		       mp_ioapics[apic].mp_apicid, pin);
Y
Yinghai Lu 已提交
1578
		__clear_irq_vector(irq, cfg);
1579 1580 1581
		return;
	}

Y
Yinghai Lu 已提交
1582
	ioapic_register_intr(irq, desc, trigger);
Y
Yinghai Lu 已提交
1583
	if (irq < NR_IRQS_LEGACY)
1584 1585 1586 1587 1588 1589 1590
		disable_8259A_irq(irq);

	ioapic_write_entry(apic, pin, entry);
}

static void __init setup_IO_APIC_irqs(void)
{
1591 1592
	int apic, pin, idx, irq;
	int notcon = 0;
1593
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1594
	struct irq_cfg *cfg;
1595
	int cpu = boot_cpu_id;
L
Linus Torvalds 已提交
1596 1597 1598 1599

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic = 0; apic < nr_ioapics; apic++) {
1600
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1601

1602 1603
			idx = find_irq_entry(apic, pin, mp_INT);
			if (idx == -1) {
1604
				if (!notcon) {
1605
					notcon = 1;
1606 1607 1608 1609 1610 1611 1612 1613
					apic_printk(APIC_VERBOSE,
						KERN_DEBUG " %d-%d",
						mp_ioapics[apic].mp_apicid,
						pin);
				} else
					apic_printk(APIC_VERBOSE, " %d-%d",
						mp_ioapics[apic].mp_apicid,
						pin);
1614 1615
				continue;
			}
1616 1617 1618 1619 1620
			if (notcon) {
				apic_printk(APIC_VERBOSE,
					" (apicid-pin) not connected\n");
				notcon = 0;
			}
1621 1622

			irq = pin_2_irq(idx, apic, pin);
1623
#ifdef CONFIG_X86_32
1624 1625
			if (multi_timer_check(apic, irq))
				continue;
1626
#endif
1627 1628 1629 1630 1631
			desc = irq_to_desc_alloc_cpu(irq, cpu);
			if (!desc) {
				printk(KERN_INFO "can not get irq_desc for %d\n", irq);
				continue;
			}
Y
Yinghai Lu 已提交
1632 1633
			cfg = desc->chip_data;
			add_pin_to_irq_cpu(cfg, cpu, apic, pin);
1634

Y
Yinghai Lu 已提交
1635
			setup_IO_APIC_irq(apic, pin, irq, desc,
1636 1637
					irq_trigger(idx), irq_polarity(idx));
		}
L
Linus Torvalds 已提交
1638 1639
	}

1640 1641
	if (notcon)
		apic_printk(APIC_VERBOSE,
1642
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1643 1644 1645
}

/*
1646
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1647
 */
1648 1649
static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
					int vector)
L
Linus Torvalds 已提交
1650 1651 1652
{
	struct IO_APIC_route_entry entry;

1653 1654 1655 1656 1657
#ifdef CONFIG_INTR_REMAP
	if (intr_remapping_enabled)
		return;
#endif

1658
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1659 1660 1661 1662 1663 1664

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
	entry.dest_mode = INT_DEST_MODE;
1665
	entry.mask = 1;					/* mask IRQ now */
1666
	entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
L
Linus Torvalds 已提交
1667 1668 1669 1670 1671 1672 1673
	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1674
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1675
	 */
1676
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1677 1678 1679 1680

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1681
	ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1682 1683
}

1684 1685

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1686 1687 1688 1689 1690 1691 1692
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1693
	struct irq_cfg *cfg;
1694
	struct irq_desc *desc;
1695
	unsigned int irq;
L
Linus Torvalds 已提交
1696 1697 1698 1699

	if (apic_verbosity == APIC_QUIET)
		return;

1700
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1701 1702
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1703
		       mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1718 1719
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1720 1721
	spin_unlock_irqrestore(&ioapic_lock, flags);

1722
	printk("\n");
1723
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1724 1725 1726 1727 1728
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1729
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1758 1759
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1760 1761 1762 1763

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1764
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1765

1766 1767 1768 1769
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1784 1785 1786 1787 1788
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1789
		if (!entry)
L
Linus Torvalds 已提交
1790
			continue;
1791
		printk(KERN_DEBUG "IRQ%d ", irq);
L
Linus Torvalds 已提交
1792 1793 1794 1795
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
1796
			entry = entry->next;
L
Linus Torvalds 已提交
1797 1798 1799 1800 1801 1802 1803 1804 1805
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1806
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1827
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1828 1829
{
	unsigned int v, ver, maxlvt;
1830
	u64 icr;
L
Linus Torvalds 已提交
1831 1832 1833 1834 1835 1836

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1837
	v = apic_read(APIC_ID);
1838
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1839 1840 1841
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1842
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1843 1844 1845 1846

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1847
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1848 1849 1850 1851 1852
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1853 1854 1855 1856
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1857 1858 1859 1860 1861 1862 1863 1864 1865
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1866 1867
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1868 1869 1870 1871
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

1882 1883
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1884
			apic_write(APIC_ESR, 0);
1885

L
Linus Torvalds 已提交
1886 1887 1888 1889
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1890
	icr = apic_icr_read();
1891 1892
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1920
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1921
{
1922 1923 1924 1925 1926 1927
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1928 1929
}

1930
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1948 1949
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1950
	v = inb(0xa0) << 8 | inb(0x20);
1951 1952
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1953 1954 1955 1956 1957 1958 1959 1960 1961

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1973

Y
Yinghai Lu 已提交
1974 1975 1976
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1977
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1978 1979
{
	union IO_APIC_reg_01 reg_01;
1980
	int i8259_apic, i8259_pin;
1981
	int apic;
L
Linus Torvalds 已提交
1982 1983
	unsigned long flags;

1984 1985
#ifdef CONFIG_X86_32
	int i;
L
Linus Torvalds 已提交
1986 1987 1988
	if (!pirqs_enabled)
		for (i = 0; i < MAX_PIRQS; i++)
			pirq_entries[i] = -1;
1989
#endif
L
Linus Torvalds 已提交
1990 1991 1992 1993

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1994
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1995
		spin_lock_irqsave(&ioapic_lock, flags);
1996
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1997
		spin_unlock_irqrestore(&ioapic_lock, flags);
1998 1999
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
2000
	for(apic = 0; apic < nr_ioapics; apic++) {
2001 2002
		int pin;
		/* See if any of the pins is in ExtINT mode */
2003
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
2004
			struct IO_APIC_route_entry entry;
2005
			entry = ioapic_read_entry(apic, pin);
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

2054
	/*
2055
	 * If the i8259 is routed through an IOAPIC
2056
	 * Put that IOAPIC in virtual wire mode
2057
	 * so legacy interrupts can be delivered.
2058
	 */
2059
	if (ioapic_i8259.pin != -1) {
2060 2061 2062 2063 2064 2065 2066 2067 2068
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
2069
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
2070
		entry.vector          = 0;
2071
		entry.dest            = read_apic_id();
2072 2073 2074 2075

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
2076
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2077
	}
2078

2079
	disconnect_bsp_APIC(ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2080 2081
}

2082
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
	int apic;
	int i;
	unsigned char old_id;
	unsigned long flags;

2099
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
2100 2101
		return;

2102 2103 2104 2105
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2106 2107
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2108
		return;
L
Linus Torvalds 已提交
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
	phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
2124

2125
		old_id = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2126

2127
		if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2128
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2129
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2130 2131
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
2132
			mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2133 2134 2135 2136 2137 2138 2139 2140
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
		if (check_apicid_used(phys_id_present_map,
2141
					mp_ioapics[apic].mp_apicid)) {
L
Linus Torvalds 已提交
2142
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2143
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2144 2145 2146 2147 2148 2149 2150 2151
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
2152
			mp_ioapics[apic].mp_apicid = i;
L
Linus Torvalds 已提交
2153 2154
		} else {
			physid_mask_t tmp;
2155
			tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2156 2157
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
2158
					mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2159 2160 2161 2162 2163 2164 2165 2166
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
2167
		if (old_id != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
2168
			for (i = 0; i < mp_irq_entries; i++)
2169 2170
				if (mp_irqs[i].mp_dstapic == old_id)
					mp_irqs[i].mp_dstapic
2171
						= mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2172 2173 2174 2175

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2176
		 */
L
Linus Torvalds 已提交
2177 2178
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
2179
			mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
2180

2181
		reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
2182
		spin_lock_irqsave(&ioapic_lock, flags);
2183 2184
		io_apic_write(apic, 0, reg_00.raw);
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2185 2186 2187 2188 2189 2190 2191

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
2192
		if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
2193 2194 2195 2196 2197
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2198
#endif
L
Linus Torvalds 已提交
2199

2200
int no_timer_check __initdata;
2201 2202 2203 2204 2205 2206 2207 2208

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2209 2210 2211 2212 2213 2214 2215 2216
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2217
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2218 2219
{
	unsigned long t1 = jiffies;
2220
	unsigned long flags;
L
Linus Torvalds 已提交
2221

2222 2223 2224
	if (no_timer_check)
		return 1;

2225
	local_save_flags(flags);
L
Linus Torvalds 已提交
2226 2227 2228
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2229
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2230 2231 2232 2233 2234 2235 2236 2237

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2238 2239

	/* jiffies wrap? */
2240
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2267

2268
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2269 2270 2271
{
	int was_pending = 0;
	unsigned long flags;
2272
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2273 2274

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2275
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
2276 2277 2278 2279
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2280
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2281
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2282 2283 2284 2285 2286
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2287
#ifdef CONFIG_X86_64
2288
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2289
{
2290 2291 2292 2293 2294

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2295
	send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2296
	spin_unlock_irqrestore(&vector_lock, flags);
2297 2298 2299

	return 1;
}
2300 2301
#else
static int ioapic_retrigger_irq(unsigned int irq)
2302
{
T
Thomas Gleixner 已提交
2303
	send_IPI_self(irq_cfg(irq)->vector);
2304

T
Thomas Gleixner 已提交
2305
	return 1;
2306 2307
}
#endif
2308

2309 2310 2311 2312 2313 2314 2315 2316
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2317

2318
#ifdef CONFIG_SMP
2319

2320 2321
#ifdef CONFIG_INTR_REMAP
static void ir_irq_migration(struct work_struct *work);
2322

2323
static DECLARE_DELAYED_WORK(ir_migration_work, ir_irq_migration);
2324

2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
 * For edge triggered, irq migration is a simple atomic update(of vector
 * and cpu destination) of IRTE and flush the hardware cache.
 *
 * For level triggered, we need to modify the io-apic RTE aswell with the update
 * vector information, along with modifying IRTE with vector and destination.
 * So irq migration for level triggered is little  bit more complex compared to
 * edge triggered migration. But the good news is, we use the same algorithm
 * for level triggered migration as we have today, only difference being,
 * we now initiate the irq migration from process context instead of the
 * interrupt context.
 *
 * In future, when we do a directed EOI (combined with cpu EOI broadcast
 * suppression) to the IO-APIC, level triggered irq migration will also be
 * as simple as edge triggered migration and we can do the irq migration
 * with a simple atomic update to IO-APIC RTE.
 */
2344 2345
static void
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2346
{
2347 2348 2349 2350 2351
	struct irq_cfg *cfg;
	struct irte irte;
	int modify_ioapic_rte;
	unsigned int dest;
	unsigned long flags;
Y
Yinghai Lu 已提交
2352
	unsigned int irq;
2353

2354
	if (!cpumask_intersects(mask, cpu_online_mask))
2355 2356
		return;

Y
Yinghai Lu 已提交
2357
	irq = desc->irq;
2358 2359
	if (get_irte(irq, &irte))
		return;
2360

Y
Yinghai Lu 已提交
2361 2362
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2363 2364
		return;

Y
Yinghai Lu 已提交
2365 2366
	set_extra_move_desc(desc, mask);

2367
	dest = cpu_mask_to_apicid_and(cfg->domain, mask);
2368 2369 2370 2371

	modify_ioapic_rte = desc->status & IRQ_LEVEL;
	if (modify_ioapic_rte) {
		spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2372
		__target_IO_APIC_irq(irq, dest, cfg);
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
		spin_unlock_irqrestore(&ioapic_lock, flags);
	}

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2384 2385
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2386

2387
	cpumask_copy(&desc->affinity, mask);
2388 2389
}

Y
Yinghai Lu 已提交
2390
static int migrate_irq_remapped_level_desc(struct irq_desc *desc)
2391 2392
{
	int ret = -1;
Y
Yinghai Lu 已提交
2393
	struct irq_cfg *cfg = desc->chip_data;
2394

Y
Yinghai Lu 已提交
2395
	mask_IO_APIC_irq_desc(desc);
2396

Y
Yinghai Lu 已提交
2397
	if (io_apic_level_ack_pending(cfg)) {
2398
		/*
T
Thomas Gleixner 已提交
2399
		 * Interrupt in progress. Migrating irq now will change the
2400 2401 2402 2403 2404 2405 2406 2407 2408
		 * vector information in the IO-APIC RTE and that will confuse
		 * the EOI broadcast performed by cpu.
		 * So, delay the irq migration to the next instance.
		 */
		schedule_delayed_work(&ir_migration_work, 1);
		goto unmask;
	}

	/* everthing is clear. we have right of way */
2409
	migrate_ioapic_irq_desc(desc, &desc->pending_mask);
2410 2411 2412

	ret = 0;
	desc->status &= ~IRQ_MOVE_PENDING;
2413
	cpumask_clear(&desc->pending_mask);
2414 2415

unmask:
Y
Yinghai Lu 已提交
2416 2417
	unmask_IO_APIC_irq_desc(desc);

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	return ret;
}

static void ir_irq_migration(struct work_struct *work)
{
	unsigned int irq;
	struct irq_desc *desc;

	for_each_irq_desc(irq, desc) {
		if (desc->status & IRQ_MOVE_PENDING) {
			unsigned long flags;

			spin_lock_irqsave(&desc->lock, flags);
			if (!desc->chip->set_affinity ||
			    !(desc->status & IRQ_MOVE_PENDING)) {
				desc->status &= ~IRQ_MOVE_PENDING;
				spin_unlock_irqrestore(&desc->lock, flags);
				continue;
			}

2438
			desc->chip->set_affinity(irq, &desc->pending_mask);
2439 2440 2441 2442 2443 2444 2445 2446
			spin_unlock_irqrestore(&desc->lock, flags);
		}
	}
}

/*
 * Migrates the IRQ destination in the process context.
 */
R
Rusty Russell 已提交
2447 2448
static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
					    const struct cpumask *mask)
2449 2450 2451
{
	if (desc->status & IRQ_LEVEL) {
		desc->status |= IRQ_MOVE_PENDING;
2452
		cpumask_copy(&desc->pending_mask, mask);
Y
Yinghai Lu 已提交
2453
		migrate_irq_remapped_level_desc(desc);
2454 2455 2456
		return;
	}

Y
Yinghai Lu 已提交
2457 2458
	migrate_ioapic_irq_desc(desc, mask);
}
R
Rusty Russell 已提交
2459 2460
static void set_ir_ioapic_affinity_irq(unsigned int irq,
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2461 2462 2463 2464
{
	struct irq_desc *desc = irq_to_desc(irq);

	set_ir_ioapic_affinity_irq_desc(desc, mask);
2465 2466 2467 2468 2469 2470
}
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2471

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2483 2484 2485
		if (irq == -1)
			continue;

2486 2487 2488 2489 2490 2491 2492 2493 2494
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

2495
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
			goto unlock;

		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2507
static void irq_complete_move(struct irq_desc **descp)
2508
{
Y
Yinghai Lu 已提交
2509 2510
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2511 2512
	unsigned vector, me;

2513 2514 2515 2516 2517
	if (likely(!cfg->move_in_progress)) {
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		if (likely(!cfg->move_desc_pending))
			return;

2518
		/* domain has not changed, but affinity did */
2519 2520 2521 2522 2523 2524 2525 2526
		me = smp_processor_id();
		if (cpu_isset(me, desc->affinity)) {
			*descp = desc = move_irq_desc(desc, me);
			/* get the new one */
			cfg = desc->chip_data;
			cfg->move_desc_pending = 0;
		}
#endif
2527
		return;
2528
	}
2529 2530 2531

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
2532 2533 2534 2535 2536
#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
		*descp = desc = move_irq_desc(desc, me);
		/* get the new one */
		cfg = desc->chip_data;
#endif
2537

2538 2539
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
		send_cleanup_vector(cfg);
2540 2541
}
#else
Y
Yinghai Lu 已提交
2542
static inline void irq_complete_move(struct irq_desc **descp) {}
2543
#endif
Y
Yinghai Lu 已提交
2544

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
#ifdef CONFIG_INTR_REMAP
static void ack_x2apic_level(unsigned int irq)
{
	ack_x2APIC_irq();
}

static void ack_x2apic_edge(unsigned int irq)
{
	ack_x2APIC_irq();
}
Y
Yinghai Lu 已提交
2555

2556
#endif
2557

2558 2559
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2560 2561 2562
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2563 2564 2565 2566
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2567 2568
atomic_t irq_mis_count;

2569 2570
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2571 2572
	struct irq_desc *desc = irq_to_desc(irq);

Y
Yinghai Lu 已提交
2573 2574 2575 2576
#ifdef CONFIG_X86_32
	unsigned long v;
	int i;
#endif
Y
Yinghai Lu 已提交
2577
	struct irq_cfg *cfg;
2578
	int do_unmask_irq = 0;
2579

Y
Yinghai Lu 已提交
2580
	irq_complete_move(&desc);
2581
#ifdef CONFIG_GENERIC_PENDING_IRQ
2582
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2583
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2584
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2585
		mask_IO_APIC_irq_desc(desc);
2586
	}
2587 2588
#endif

Y
Yinghai Lu 已提交
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
#ifdef CONFIG_X86_32
	/*
	* It appears there is an erratum which affects at least version 0x11
	* of I/O APIC (that's the 82093AA and cores integrated into various
	* chipsets).  Under certain conditions a level-triggered interrupt is
	* erroneously delivered as edge-triggered one but the respective IRR
	* bit gets set nevertheless.  As a result the I/O unit expects an EOI
	* message but it will never arrive and further interrupts are blocked
	* from the source.  The exact reason is so far unknown, but the
	* phenomenon was observed when two consecutive interrupt requests
	* from a given source get delivered to the same CPU and the source is
	* temporarily disabled in between.
	*
	* A workaround is to simulate an EOI message manually.  We achieve it
	* by setting the trigger mode to edge and then to level when the edge
	* trigger mode gets detected in the TMR of a local APIC for a
	* level-triggered interrupt.  We mask the source for the time of the
	* operation to prevent an edge-triggered interrupt escaping meanwhile.
	* The idea is from Manfred Spraul.  --macro
	*/
Y
Yinghai Lu 已提交
2609 2610
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2611 2612 2613 2614

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
#endif

2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2649 2650
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2651
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2652
		unmask_IO_APIC_irq_desc(desc);
2653
	}
2654

Y
Yinghai Lu 已提交
2655
#ifdef CONFIG_X86_32
2656 2657 2658
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2659 2660
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2661 2662
		spin_unlock(&ioapic_lock);
	}
2663
#endif
Y
Yinghai Lu 已提交
2664
}
2665

2666
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2667 2668 2669 2670 2671 2672
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2673
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2674
	.set_affinity	= set_ioapic_affinity_irq,
2675
#endif
2676
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2677 2678
};

2679 2680
#ifdef CONFIG_INTR_REMAP
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2681 2682 2683 2684 2685 2686
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_x2apic_edge,
	.eoi		= ack_x2apic_level,
2687
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2688
	.set_affinity	= set_ir_ioapic_affinity_irq,
2689 2690 2691 2692
#endif
	.retrigger	= ioapic_retrigger_irq,
};
#endif
L
Linus Torvalds 已提交
2693 2694 2695 2696

static inline void init_IO_APIC_traps(void)
{
	int irq;
2697
	struct irq_desc *desc;
2698
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2711 2712 2713
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2714 2715 2716 2717 2718
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
Y
Yinghai Lu 已提交
2719
			if (irq < NR_IRQS_LEGACY)
L
Linus Torvalds 已提交
2720
				make_8259A_irq(irq);
2721
			else
L
Linus Torvalds 已提交
2722
				/* Strange. Oh, well.. */
2723
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2724 2725 2726 2727
		}
	}
}

2728 2729 2730
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2731

2732
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2733 2734 2735 2736
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2737
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2738 2739
}

2740
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2741
{
2742
	unsigned long v;
L
Linus Torvalds 已提交
2743

2744
	v = apic_read(APIC_LVT0);
2745
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2746
}
L
Linus Torvalds 已提交
2747

Y
Yinghai Lu 已提交
2748
static void ack_lapic_irq(unsigned int irq)
2749 2750 2751 2752
{
	ack_APIC_irq();
}

2753
static struct irq_chip lapic_chip __read_mostly = {
2754
	.name		= "local-APIC",
2755 2756
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2757
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2758 2759
};

Y
Yinghai Lu 已提交
2760
static void lapic_register_intr(int irq, struct irq_desc *desc)
2761
{
2762
	desc->status &= ~IRQ_LEVEL;
2763 2764 2765 2766
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2767
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2768 2769
{
	/*
2770
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2771 2772 2773 2774 2775 2776
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2777
	 */
L
Linus Torvalds 已提交
2778 2779
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2780
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2792
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2793
{
2794
	int apic, pin, i;
L
Linus Torvalds 已提交
2795 2796 2797
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2798
	pin  = find_isa_irq_pin(8, mp_INT);
2799 2800 2801 2802
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2803
	apic = find_isa_irq_apic(8, mp_INT);
2804 2805
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2806
		return;
2807
	}
L
Linus Torvalds 已提交
2808

2809
	entry0 = ioapic_read_entry(apic, pin);
2810
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2811 2812 2813 2814 2815

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2816
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2817 2818 2819 2820 2821
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2822
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2839
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2840

2841
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2842 2843
}

Y
Yinghai Lu 已提交
2844
static int disable_timer_pin_1 __initdata;
2845
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2846
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2847 2848 2849 2850
{
	disable_timer_pin_1 = 1;
	return 0;
}
2851
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2852 2853 2854

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2855 2856 2857 2858 2859
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2860 2861
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2862
 */
2863
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2864
{
Y
Yinghai Lu 已提交
2865 2866 2867
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
	int cpu = boot_cpu_id;
2868
	int apic1, pin1, apic2, pin2;
2869
	unsigned long flags;
2870 2871
	unsigned int ver;
	int no_pin1 = 0;
2872 2873

	local_irq_save(flags);
2874

T
Thomas Gleixner 已提交
2875 2876
	ver = apic_read(APIC_LVR);
	ver = GET_APIC_VERSION(ver);
I
Ingo Molnar 已提交
2877

L
Linus Torvalds 已提交
2878 2879 2880 2881
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
Y
Yinghai Lu 已提交
2882
	assign_irq_vector(0, cfg, TARGET_CPUS);
L
Linus Torvalds 已提交
2883 2884

	/*
2885 2886 2887 2888 2889 2890 2891
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2892
	 */
2893
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2894
	init_8259A(1);
2895
#ifdef CONFIG_X86_32
2896
	timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2897
#endif
L
Linus Torvalds 已提交
2898

2899 2900 2901 2902
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2903

2904 2905
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2906
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2907

2908 2909 2910 2911 2912 2913 2914 2915
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2916 2917 2918 2919
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
#endif
2920 2921 2922 2923 2924 2925 2926 2927
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2928 2929 2930 2931
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2932
		if (no_pin1) {
Y
Yinghai Lu 已提交
2933
			add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
2934
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2935
		}
Y
Yinghai Lu 已提交
2936
		unmask_IO_APIC_irq_desc(desc);
L
Linus Torvalds 已提交
2937 2938 2939 2940 2941
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2942 2943
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2944
			goto out;
L
Linus Torvalds 已提交
2945
		}
2946 2947 2948 2949
#ifdef CONFIG_INTR_REMAP
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
#endif
2950
		clear_IO_APIC_pin(apic1, pin1);
2951
		if (!no_pin1)
2952 2953
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2954

2955 2956 2957 2958
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2959 2960 2961
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
Y
Yinghai Lu 已提交
2962
		replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
2963
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Y
Yinghai Lu 已提交
2964
		unmask_IO_APIC_irq_desc(desc);
2965
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2966
		if (timer_irq_works()) {
2967
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2968
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2969
			if (nmi_watchdog == NMI_IO_APIC) {
2970
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2971
				setup_nmi();
2972
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2973
			}
2974
			goto out;
L
Linus Torvalds 已提交
2975 2976 2977 2978
		}
		/*
		 * Cleanup, just in case ...
		 */
2979
		disable_8259A_irq(0);
2980
		clear_IO_APIC_pin(apic2, pin2);
2981
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2982 2983 2984
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2985 2986
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2987
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2988
	}
2989
#ifdef CONFIG_X86_32
2990
	timer_ack = 0;
2991
#endif
L
Linus Torvalds 已提交
2992

2993 2994
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2995

Y
Yinghai Lu 已提交
2996
	lapic_register_intr(0, desc);
2997
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2998 2999 3000
	enable_8259A_irq(0);

	if (timer_irq_works()) {
3001
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3002
		goto out;
L
Linus Torvalds 已提交
3003
	}
3004
	disable_8259A_irq(0);
3005
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3006
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3007

3008 3009
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3010 3011 3012

	init_8259A(0);
	make_8259A_irq(0);
3013
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3014 3015 3016 3017

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3018
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3019
		goto out;
L
Linus Torvalds 已提交
3020
	}
3021
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3022
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3023
		"report.  Then try booting with the 'noapic' option.\n");
3024 3025
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3026 3027 3028
}

/*
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3044 3045 3046 3047 3048
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
3049 3050

#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
3051
	enable_IO_APIC();
3052 3053 3054 3055 3056
#else
	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
#endif
L
Linus Torvalds 已提交
3057

3058
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
3059

3060
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3061
	/*
3062 3063 3064
         * Set up IO-APIC IRQ routing.
         */
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3065 3066
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
3067
#endif
L
Linus Torvalds 已提交
3068 3069 3070
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3071
	check_timer();
L
Linus Torvalds 已提交
3072 3073 3074
}

/*
3075 3076
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3077
 */
3078

L
Linus Torvalds 已提交
3079 3080
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3081 3082 3083
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3084 3085 3086 3087 3088 3089 3090 3091
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3092
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3093

3094
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3095 3096 3097 3098
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3099

L
Linus Torvalds 已提交
3100 3101
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3102 3103
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3115

L
Linus Torvalds 已提交
3116 3117 3118 3119 3120
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3121 3122
	if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
L
Linus Torvalds 已提交
3123 3124 3125
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3126
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3127
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3128 3129 3130 3131 3132

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3133
	.name = "ioapic",
L
Linus Torvalds 已提交
3134 3135 3136 3137 3138 3139
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3140 3141
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3142 3143 3144 3145 3146

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3147
	for (i = 0; i < nr_ioapics; i++ ) {
3148
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3149
			* sizeof(struct IO_APIC_route_entry);
3150
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3151 3152 3153 3154 3155
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3156
		dev->id = i;
L
Linus Torvalds 已提交
3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3172
/*
3173
 * Dynamic irq allocate and deallocation
3174
 */
Y
Yinghai Lu 已提交
3175
unsigned int create_irq_nr(unsigned int irq_want)
3176
{
3177
	/* Allocate an unused irq */
3178 3179
	unsigned int irq;
	unsigned int new;
3180
	unsigned long flags;
3181 3182 3183
	struct irq_cfg *cfg_new = NULL;
	int cpu = boot_cpu_id;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3184 3185

	irq = 0;
3186
	spin_lock_irqsave(&vector_lock, flags);
3187
	for (new = irq_want; new < NR_IRQS; new++) {
3188 3189
		if (platform_legacy_irq(new))
			continue;
3190 3191 3192 3193

		desc_new = irq_to_desc_alloc_cpu(new, cpu);
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3194
			continue;
3195 3196 3197 3198
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3199
			continue;
Y
Yinghai Lu 已提交
3200
		if (__assign_irq_vector(new, cfg_new, TARGET_CPUS) == 0)
3201 3202 3203 3204
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3205

Y
Yinghai Lu 已提交
3206
	if (irq > 0) {
3207
		dynamic_irq_init(irq);
3208 3209 3210
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3211 3212 3213 3214
	}
	return irq;
}

3215
static int nr_irqs_gsi = NR_IRQS_LEGACY;
Y
Yinghai Lu 已提交
3216 3217
int create_irq(void)
{
3218
	unsigned int irq_want;
3219 3220
	int irq;

3221 3222
	irq_want = nr_irqs_gsi;
	irq = create_irq_nr(irq_want);
3223 3224 3225 3226 3227

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3228 3229
}

3230 3231 3232
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3233 3234
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3235

3236 3237 3238
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3239
	dynamic_irq_cleanup(irq);
3240 3241 3242
	/* connect back irq_cfg */
	if (desc)
		desc->chip_data = cfg;
3243

3244 3245 3246
#ifdef CONFIG_INTR_REMAP
	free_irte(irq);
#endif
3247
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3248
	__clear_irq_vector(irq, cfg);
3249 3250 3251
	spin_unlock_irqrestore(&vector_lock, flags);
}

3252
/*
S
Simon Arlott 已提交
3253
 * MSI message composition
3254 3255
 */
#ifdef CONFIG_PCI_MSI
3256
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3257
{
3258 3259
	struct irq_cfg *cfg;
	int err;
3260 3261
	unsigned dest;

Y
Yinghai Lu 已提交
3262
	cfg = irq_cfg(irq);
3263
	err = assign_irq_vector(irq, cfg, TARGET_CPUS);
3264 3265
	if (err)
		return err;
3266

3267
	dest = cpu_mask_to_apicid_and(cfg->domain, TARGET_CPUS);
3268

3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
		irte.dst_mode = INT_DEST_MODE;
		irte.trigger_mode = 0; /* edge */
		irte.dlvry_mode = INT_DELIVERY_MODE;
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
	} else
#endif
	{
		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->address_lo =
			MSI_ADDR_BASE_LO |
			((INT_DEST_MODE == 0) ?
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3308

3309 3310 3311 3312 3313 3314 3315 3316
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3317
	return err;
3318 3319
}

3320
#ifdef CONFIG_SMP
3321
static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3322
{
Y
Yinghai Lu 已提交
3323
	struct irq_desc *desc = irq_to_desc(irq);
3324
	struct irq_cfg *cfg;
3325 3326 3327
	struct msi_msg msg;
	unsigned int dest;

3328 3329
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3330
		return;
3331

Y
Yinghai Lu 已提交
3332
	cfg = desc->chip_data;
3333

Y
Yinghai Lu 已提交
3334
	read_msi_msg_desc(desc, &msg);
3335 3336

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3337
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3338 3339 3340
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3341
	write_msi_msg_desc(desc, &msg);
3342
}
3343 3344 3345 3346 3347
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3348 3349
static void
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3350
{
Y
Yinghai Lu 已提交
3351
	struct irq_desc *desc = irq_to_desc(irq);
3352
	struct irq_cfg *cfg = desc->chip_data;
3353 3354 3355 3356 3357 3358
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
		return;

3359 3360
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375
		return;

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3376 3377
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3378
}
Y
Yinghai Lu 已提交
3379

3380
#endif
3381
#endif /* CONFIG_SMP */
3382

3383 3384 3385 3386 3387 3388 3389 3390
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3391
	.ack		= ack_apic_edge,
3392 3393 3394 3395
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3396 3397
};

3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
#ifdef CONFIG_INTR_REMAP
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
	.ack		= ack_x2apic_edge,
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3431
		       pci_name(dev));
3432 3433 3434 3435 3436
		return -ENOSPC;
	}
	return index;
}
#endif
3437

Y
Yinghai Lu 已提交
3438
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3439 3440 3441 3442 3443 3444 3445 3446
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3447
	set_irq_msi(irq, msidesc);
3448 3449
	write_msi_msg(irq, &msg);

3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
#ifdef CONFIG_INTR_REMAP
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
#endif
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3461

Y
Yinghai Lu 已提交
3462 3463
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3464 3465 3466
	return 0;
}

3467
int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc)
3468
{
3469 3470
	unsigned int irq;
	int ret;
Y
Yinghai Lu 已提交
3471 3472
	unsigned int irq_want;

3473
	irq_want = nr_irqs_gsi;
Y
Yinghai Lu 已提交
3474 3475 3476
	irq = create_irq_nr(irq_want);
	if (irq == 0)
		return -1;
3477

3478 3479 3480 3481 3482 3483 3484 3485 3486
#ifdef CONFIG_INTR_REMAP
	if (!intr_remapping_enabled)
		goto no_ir;

	ret = msi_alloc_irte(dev, irq, 1);
	if (ret < 0)
		goto error;
no_ir:
#endif
3487
	ret = setup_msi_irq(dev, msidesc, irq);
3488 3489
	if (ret < 0) {
		destroy_irq(irq);
3490
		return ret;
3491
	}
3492
	return 0;
3493 3494 3495 3496 3497 3498

#ifdef CONFIG_INTR_REMAP
error:
	destroy_irq(irq);
	return ret;
#endif
3499 3500
}

3501 3502
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3503 3504
	unsigned int irq;
	int ret, sub_handle;
3505
	struct msi_desc *msidesc;
3506 3507 3508 3509 3510 3511 3512
	unsigned int irq_want;

#ifdef CONFIG_INTR_REMAP
	struct intel_iommu *iommu = 0;
	int index = 0;
#endif

3513
	irq_want = nr_irqs_gsi;
3514
	sub_handle = 0;
3515 3516
	list_for_each_entry(msidesc, &dev->msi_list, list) {
		irq = create_irq_nr(irq_want);
3517
		irq_want++;
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548
		if (irq == 0)
			return -1;
#ifdef CONFIG_INTR_REMAP
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
#endif
3549
		ret = setup_msi_irq(dev, msidesc, irq);
3550 3551 3552 3553 3554
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3555 3556

error:
3557 3558
	destroy_irq(irq);
	return ret;
3559 3560
}

3561 3562
void arch_teardown_msi_irq(unsigned int irq)
{
3563
	destroy_irq(irq);
3564 3565
}

3566 3567
#ifdef CONFIG_DMAR
#ifdef CONFIG_SMP
3568
static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3569
{
Y
Yinghai Lu 已提交
3570
	struct irq_desc *desc = irq_to_desc(irq);
3571 3572 3573 3574
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3575 3576
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3577 3578
		return;

Y
Yinghai Lu 已提交
3579
	cfg = desc->chip_data;
3580 3581 3582 3583 3584 3585 3586 3587 3588 3589

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3590

3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607
#endif /* CONFIG_SMP */

struct irq_chip dmar_msi_type = {
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3608

3609 3610 3611 3612 3613 3614 3615 3616 3617 3618
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3619 3620 3621
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3622
static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3623
{
Y
Yinghai Lu 已提交
3624
	struct irq_desc *desc = irq_to_desc(irq);
3625 3626 3627 3628
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3629 3630
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3631 3632
		return;

Y
Yinghai Lu 已提交
3633
	cfg = desc->chip_data;
3634 3635 3636 3637 3638 3639 3640 3641 3642 3643

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
}
Y
Yinghai Lu 已提交
3644

3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
#endif /* CONFIG_SMP */

struct irq_chip hpet_msi_type = {
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3670

3671 3672 3673 3674
	return 0;
}
#endif

3675
#endif /* CONFIG_PCI_MSI */
3676 3677 3678 3679 3680 3681 3682
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3683
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3684
{
3685 3686
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3687

3688
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3689
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3690

3691
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3692
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3693

3694
	write_ht_irq_msg(irq, &msg);
3695 3696
}

3697
static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3698
{
Y
Yinghai Lu 已提交
3699
	struct irq_desc *desc = irq_to_desc(irq);
3700
	struct irq_cfg *cfg;
3701 3702
	unsigned int dest;

3703 3704
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3705
		return;
3706

Y
Yinghai Lu 已提交
3707
	cfg = desc->chip_data;
3708

3709
	target_ht_irq(irq, dest, cfg->vector);
3710
}
Y
Yinghai Lu 已提交
3711

3712 3713
#endif

3714
static struct irq_chip ht_irq_chip = {
3715 3716 3717
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3718
	.ack		= ack_apic_edge,
3719 3720 3721 3722 3723 3724 3725 3726
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3727 3728
	struct irq_cfg *cfg;
	int err;
3729

Y
Yinghai Lu 已提交
3730
	cfg = irq_cfg(irq);
3731
	err = assign_irq_vector(irq, cfg, TARGET_CPUS);
3732
	if (!err) {
3733
		struct ht_irq_msg msg;
3734 3735
		unsigned dest;

3736
		dest = cpu_mask_to_apicid_and(cfg->domain, TARGET_CPUS);
3737

3738
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3739

3740 3741
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3742
			HT_IRQ_LOW_DEST_ID(dest) |
3743
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3744 3745 3746 3747 3748 3749 3750 3751 3752
			((INT_DEST_MODE == 0) ?
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3753
		write_ht_irq_msg(irq, &msg);
3754

3755 3756
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3757 3758

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3759
	}
3760
	return err;
3761 3762 3763
}
#endif /* CONFIG_HT_IRQ */

3764 3765 3766 3767 3768 3769 3770 3771
#ifdef CONFIG_X86_64
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
3772
	const struct cpumask *eligible_cpu = cpumask_of(cpu);
3773 3774 3775 3776 3777 3778 3779
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

Y
Yinghai Lu 已提交
3780 3781
	cfg = irq_cfg(irq);

3782
	err = assign_irq_vector(irq, cfg, eligible_cpu);
3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->vector = cfg->vector;
	entry->delivery_mode = INT_DELIVERY_MODE;
	entry->dest_mode = INT_DEST_MODE;
	entry->polarity = 0;
	entry->trigger = 0;
	entry->mask = 0;
3801
	entry->dest = cpu_mask_to_apicid(eligible_cpu);
3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3842
void __init probe_nr_irqs_gsi(void)
3843
{
3844 3845 3846 3847 3848 3849 3850 3851
	int idx;
	int nr = 0;

	for (idx = 0; idx < nr_ioapics; idx++)
		nr += io_apic_get_redir_entries(idx) + 1;

	if (nr > nr_irqs_gsi)
		nr_irqs_gsi = nr;
3852 3853
}

L
Linus Torvalds 已提交
3854
/* --------------------------------------------------------------------------
3855
                          ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3856 3857
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3858
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3859

3860
#ifdef CONFIG_X86_32
3861
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3862 3863 3864 3865 3866 3867 3868 3869
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3870 3871
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3872
	 * supports up to 16 on one shared APIC bus.
3873
	 *
L
Linus Torvalds 已提交
3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
		apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3892
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
	if (check_apicid_used(apic_id_map, apic_id)) {

		for (i = 0; i < get_physical_broadcast(); i++) {
			if (!check_apicid_used(apic_id_map, i))
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3909
	}
L
Linus Torvalds 已提交
3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922

	tmp = apicid_to_cpu_present(apic_id);
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
3923 3924 3925 3926
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
3927 3928 3929 3930 3931 3932 3933 3934
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}

3935
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
3936 3937 3938 3939 3940 3941 3942 3943 3944 3945
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}
3946
#endif
L
Linus Torvalds 已提交
3947

3948
int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
L
Linus Torvalds 已提交
3949
{
3950 3951 3952 3953
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int cpu = boot_cpu_id;

L
Linus Torvalds 已提交
3954
	if (!IO_APIC_IRQ(irq)) {
3955
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
L
Linus Torvalds 已提交
3956 3957 3958 3959
			ioapic);
		return -EINVAL;
	}

3960 3961 3962 3963 3964 3965
	desc = irq_to_desc_alloc_cpu(irq, cpu);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

L
Linus Torvalds 已提交
3966 3967 3968
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
Y
Yinghai Lu 已提交
3969
	if (irq >= NR_IRQS_LEGACY) {
3970
		cfg = desc->chip_data;
Y
Yinghai Lu 已提交
3971
		add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
3972
	}
L
Linus Torvalds 已提交
3973

Y
Yinghai Lu 已提交
3974
	setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
L
Linus Torvalds 已提交
3975 3976 3977 3978

	return 0;
}

3979

3980 3981 3982 3983 3984 3985 3986 3987
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
3988 3989
		if (mp_irqs[i].mp_irqtype == mp_INT &&
		    mp_irqs[i].mp_srcbusirq == bus_irq)
3990 3991 3992 3993 3994 3995 3996 3997 3998
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
3999
#endif /* CONFIG_ACPI */
4000

4001 4002 4003 4004 4005 4006 4007 4008 4009
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
 * so mask in all cases should simply be TARGET_CPUS
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;
4010
	struct irq_desc *desc;
4011
	struct irq_cfg *cfg;
4012
	const struct cpumask *mask;
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);

			/* setup_IO_APIC_irqs could fail to get vector for some device
			 * when you have too many devices, because at that time only boot
			 * cpu is online.
			 */
4028 4029
			desc = irq_to_desc(irq);
			cfg = desc->chip_data;
4030
			if (!cfg->vector) {
Y
Yinghai Lu 已提交
4031
				setup_IO_APIC_irq(ioapic, pin, irq, desc,
4032 4033
						  irq_trigger(irq_entry),
						  irq_polarity(irq_entry));
4034 4035 4036 4037 4038 4039 4040 4041 4042
				continue;

			}

			/*
			 * Honour affinities which have been set in early boot
			 */
			if (desc->status &
			    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
4043
				mask = &desc->affinity;
4044 4045 4046
			else
				mask = TARGET_CPUS;

4047
#ifdef CONFIG_INTR_REMAP
4048
			if (intr_remapping_enabled)
Y
Yinghai Lu 已提交
4049
				set_ir_ioapic_affinity_irq_desc(desc, mask);
4050
			else
4051
#endif
Y
Yinghai Lu 已提交
4052
				set_ioapic_affinity_irq_desc(desc, mask);
4053 4054 4055 4056 4057 4058
		}

	}
}
#endif

4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

static struct resource * __init ioapic_setup_resources(void)
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

4095 4096 4097
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4098
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4099
	int i;
4100

4101
	ioapic_res = ioapic_setup_resources();
4102 4103 4104
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
			ioapic_phys = mp_ioapics[i].mp_apicaddr;
4105
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4106 4107 4108 4109 4110 4111 4112 4113 4114
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4115
#endif
4116
		} else {
4117
#ifdef CONFIG_X86_32
4118
fake_ioapic_page:
4119
#endif
4120
			ioapic_phys = (unsigned long)
4121
				alloc_bootmem_pages(PAGE_SIZE);
4122 4123 4124
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4125 4126 4127
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4128
		idx++;
4129 4130 4131 4132 4133 4134

		if (ioapic_res != NULL) {
			ioapic_res->start = ioapic_phys;
			ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
			ioapic_res++;
		}
4135 4136 4137
	}
}

4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159
static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
		printk(KERN_ERR
		       "IO APIC resources could be not be allocated.\n");
		return -1;
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);