op_model_ppro.c 6.4 KB
Newer Older
1
/*
L
Linus Torvalds 已提交
2
 * @file op_model_ppro.h
3
 * Family 6 perfmon and architectural perfmon MSR operations
L
Linus Torvalds 已提交
4 5
 *
 * @remark Copyright 2002 OProfile authors
6
 * @remark Copyright 2008 Intel Corporation
L
Linus Torvalds 已提交
7 8 9 10 11
 * @remark Read the file COPYING
 *
 * @author John Levon
 * @author Philippe Elie
 * @author Graydon Hoare
12
 * @author Andi Kleen
13
 * @author Robert Richter <robert.richter@amd.com>
L
Linus Torvalds 已提交
14 15 16
 */

#include <linux/oprofile.h>
17
#include <linux/slab.h>
L
Linus Torvalds 已提交
18 19 20
#include <asm/ptrace.h>
#include <asm/msr.h>
#include <asm/apic.h>
21
#include <asm/nmi.h>
22

L
Linus Torvalds 已提交
23 24 25
#include "op_x86_model.h"
#include "op_counter.h"

26 27
static int num_counters = 2;
static int counter_width = 32;
L
Linus Torvalds 已提交
28

29
#define MSR_PPRO_EVENTSEL_RESERVED	((0xFFFFFFFFULL<<32)|(1ULL<<21))
L
Linus Torvalds 已提交
30

31
static u64 *reset_value;
32

L
Linus Torvalds 已提交
33 34
static void ppro_fill_in_addresses(struct op_msrs * const msrs)
{
35 36
	int i;

37
	for (i = 0; i < num_counters; i++) {
38 39 40 41 42
		if (reserve_perfctr_nmi(MSR_P6_PERFCTR0 + i))
			msrs->counters[i].addr = MSR_P6_PERFCTR0 + i;
		else
			msrs->counters[i].addr = 0;
	}
43

44
	for (i = 0; i < num_counters; i++) {
45 46 47 48 49
		if (reserve_evntsel_nmi(MSR_P6_EVNTSEL0 + i))
			msrs->controls[i].addr = MSR_P6_EVNTSEL0 + i;
		else
			msrs->controls[i].addr = 0;
	}
L
Linus Torvalds 已提交
50 51 52
}


53 54
static void ppro_setup_ctrs(struct op_x86_model_spec const *model,
			    struct op_msrs const * const msrs)
L
Linus Torvalds 已提交
55
{
56
	u64 val;
L
Linus Torvalds 已提交
57 58
	int i;

59
	if (!reset_value) {
60
		reset_value = kmalloc(sizeof(reset_value[0]) * num_counters,
61 62 63 64 65 66 67 68
					GFP_ATOMIC);
		if (!reset_value)
			return;
	}

	if (cpu_has_arch_perfmon) {
		union cpuid10_eax eax;
		eax.full = cpuid_eax(0xa);
69 70 71 72 73 74 75 76 77 78 79 80

		/*
		 * For Core2 (family 6, model 15), don't reset the
		 * counter width:
		 */
		if (!(eax.split.version_id == 0 &&
			current_cpu_data.x86 == 6 &&
				current_cpu_data.x86_model == 15)) {

			if (counter_width < eax.split.bit_width)
				counter_width = eax.split.bit_width;
		}
81 82
	}

L
Linus Torvalds 已提交
83
	/* clear all counters */
84
	for (i = 0; i < num_counters; ++i) {
85 86 87 88 89 90 91
		if (unlikely(!msrs->controls[i].addr)) {
			if (counter_config[i].enabled && !smp_processor_id())
				/*
				 * counter is reserved, this is on all
				 * cpus, so report only for cpu #0
				 */
				op_x86_warn_reserved(i);
92
			continue;
93
		}
94
		rdmsrl(msrs->controls[i].addr, val);
95 96
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			op_x86_warn_in_use(i);
97 98
		val &= model->reserved;
		wrmsrl(msrs->controls[i].addr, val);
L
Linus Torvalds 已提交
99
	}
100

L
Linus Torvalds 已提交
101
	/* avoid a false detection of ctr overflows in NMI handler */
102
	for (i = 0; i < num_counters; ++i) {
103
		if (unlikely(!msrs->counters[i].addr))
104
			continue;
105
		wrmsrl(msrs->counters[i].addr, -1LL);
L
Linus Torvalds 已提交
106 107 108
	}

	/* enable active counters */
109
	for (i = 0; i < num_counters; ++i) {
110
		if (counter_config[i].enabled && msrs->counters[i].addr) {
L
Linus Torvalds 已提交
111
			reset_value[i] = counter_config[i].count;
112
			wrmsrl(msrs->counters[i].addr, -reset_value[i]);
113 114 115 116
			rdmsrl(msrs->controls[i].addr, val);
			val &= model->reserved;
			val |= op_x86_get_ctrl(model, &counter_config[i]);
			wrmsrl(msrs->controls[i].addr, val);
117 118
		} else {
			reset_value[i] = 0;
L
Linus Torvalds 已提交
119 120 121 122
		}
	}
}

123

L
Linus Torvalds 已提交
124 125 126
static int ppro_check_ctrs(struct pt_regs * const regs,
			   struct op_msrs const * const msrs)
{
127
	u64 val;
L
Linus Torvalds 已提交
128
	int i;
129

130 131 132 133 134 135 136
	/*
	 * This can happen if perf counters are in use when
	 * we steal the die notifier NMI.
	 */
	if (unlikely(!reset_value))
		goto out;

137
	for (i = 0; i < num_counters; ++i) {
138 139
		if (!reset_value[i])
			continue;
140
		rdmsrl(msrs->counters[i].addr, val);
141 142 143 144
		if (val & (1ULL << (counter_width - 1)))
			continue;
		oprofile_add_sample(regs, i);
		wrmsrl(msrs->counters[i].addr, -reset_value[i]);
L
Linus Torvalds 已提交
145 146
	}

147
out:
L
Linus Torvalds 已提交
148 149 150 151 152 153 154 155 156 157 158 159 160 161
	/* Only P6 based Pentium M need to re-unmask the apic vector but it
	 * doesn't hurt other P6 variant */
	apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);

	/* We can't work out if we really handled an interrupt. We
	 * might have caught a *second* counter just after overflowing
	 * the interrupt for this counter then arrives
	 * and we don't find a counter that's overflowed, so we
	 * would return 0 and get dazed + confused. Instead we always
	 * assume we found an overflow. This sucks.
	 */
	return 1;
}

162

L
Linus Torvalds 已提交
163 164
static void ppro_start(struct op_msrs const * const msrs)
{
165
	u64 val;
166
	int i;
167

168 169
	if (!reset_value)
		return;
170
	for (i = 0; i < num_counters; ++i) {
171
		if (reset_value[i]) {
172 173 174
			rdmsrl(msrs->controls[i].addr, val);
			val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
			wrmsrl(msrs->controls[i].addr, val);
175
		}
176
	}
L
Linus Torvalds 已提交
177 178 179 180 181
}


static void ppro_stop(struct op_msrs const * const msrs)
{
182
	u64 val;
183
	int i;
184

185 186
	if (!reset_value)
		return;
187
	for (i = 0; i < num_counters; ++i) {
188 189
		if (!reset_value[i])
			continue;
190 191 192
		rdmsrl(msrs->controls[i].addr, val);
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(msrs->controls[i].addr, val);
193 194 195 196 197 198 199
	}
}

static void ppro_shutdown(struct op_msrs const * const msrs)
{
	int i;

200
	for (i = 0; i < num_counters; ++i) {
201
		if (msrs->counters[i].addr)
202 203
			release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
	}
204
	for (i = 0; i < num_counters; ++i) {
205
		if (msrs->controls[i].addr)
206 207
			release_evntsel_nmi(MSR_P6_EVNTSEL0 + i);
	}
208 209 210 211
	if (reset_value) {
		kfree(reset_value);
		reset_value = NULL;
	}
L
Linus Torvalds 已提交
212 213 214
}


215
struct op_x86_model_spec op_ppro_spec = {
216 217
	.num_counters		= 2,
	.num_controls		= 2,
218
	.reserved		= MSR_PPRO_EVENTSEL_RESERVED,
219 220 221 222 223 224
	.fill_in_addresses	= &ppro_fill_in_addresses,
	.setup_ctrs		= &ppro_setup_ctrs,
	.check_ctrs		= &ppro_check_ctrs,
	.start			= &ppro_start,
	.stop			= &ppro_stop,
	.shutdown		= &ppro_shutdown
225 226 227 228 229 230 231 232 233 234 235
};

/*
 * Architectural performance monitoring.
 *
 * Newer Intel CPUs (Core1+) have support for architectural
 * events described in CPUID 0xA. See the IA32 SDM Vol3b.18 for details.
 * The advantage of this is that it can be done without knowing about
 * the specific CPU.
 */

236
static void arch_perfmon_setup_counters(void)
237 238 239 240 241 242 243 244 245
{
	union cpuid10_eax eax;

	eax.full = cpuid_eax(0xa);

	/* Workaround for BIOS bugs in 6/15. Taken from perfmon2 */
	if (eax.split.version_id == 0 && current_cpu_data.x86 == 6 &&
		current_cpu_data.x86_model == 15) {
		eax.split.version_id = 2;
246
		eax.split.num_events = 2;
247 248 249
		eax.split.bit_width = 40;
	}

250
	num_counters = eax.split.num_events;
251 252 253 254 255

	op_arch_perfmon_spec.num_counters = num_counters;
	op_arch_perfmon_spec.num_controls = num_counters;
}

256 257 258 259 260 261
static int arch_perfmon_init(struct oprofile_operations *ignore)
{
	arch_perfmon_setup_counters();
	return 0;
}

262
struct op_x86_model_spec op_arch_perfmon_spec = {
263
	.reserved		= MSR_PPRO_EVENTSEL_RESERVED,
264
	.init			= &arch_perfmon_init,
265
	/* num_counters/num_controls filled in at runtime */
R
Robert Richter 已提交
266
	.fill_in_addresses	= &ppro_fill_in_addresses,
267
	/* user space does the cpuid check for available events */
R
Robert Richter 已提交
268 269 270 271 272
	.setup_ctrs		= &ppro_setup_ctrs,
	.check_ctrs		= &ppro_check_ctrs,
	.start			= &ppro_start,
	.stop			= &ppro_stop,
	.shutdown		= &ppro_shutdown
L
Linus Torvalds 已提交
273
};