op_model_ppro.c 6.1 KB
Newer Older
1
/*
L
Linus Torvalds 已提交
2
 * @file op_model_ppro.h
3
 * Family 6 perfmon and architectural perfmon MSR operations
L
Linus Torvalds 已提交
4 5
 *
 * @remark Copyright 2002 OProfile authors
6
 * @remark Copyright 2008 Intel Corporation
L
Linus Torvalds 已提交
7 8 9 10 11
 * @remark Read the file COPYING
 *
 * @author John Levon
 * @author Philippe Elie
 * @author Graydon Hoare
12
 * @author Andi Kleen
13
 * @author Robert Richter <robert.richter@amd.com>
L
Linus Torvalds 已提交
14 15 16
 */

#include <linux/oprofile.h>
17
#include <linux/slab.h>
L
Linus Torvalds 已提交
18 19 20
#include <asm/ptrace.h>
#include <asm/msr.h>
#include <asm/apic.h>
21
#include <asm/nmi.h>
22

L
Linus Torvalds 已提交
23 24 25
#include "op_x86_model.h"
#include "op_counter.h"

26 27
static int num_counters = 2;
static int counter_width = 32;
L
Linus Torvalds 已提交
28

29
#define CTR_OVERFLOWED(n) (!((n) & (1ULL<<(counter_width-1))))
30 31

#define MSR_PPRO_EVENTSEL_RESERVED	((0xFFFFFFFFULL<<32)|(1ULL<<21))
L
Linus Torvalds 已提交
32

33
static u64 *reset_value;
34

L
Linus Torvalds 已提交
35 36
static void ppro_fill_in_addresses(struct op_msrs * const msrs)
{
37 38
	int i;

39
	for (i = 0; i < num_counters; i++) {
40 41 42 43 44
		if (reserve_perfctr_nmi(MSR_P6_PERFCTR0 + i))
			msrs->counters[i].addr = MSR_P6_PERFCTR0 + i;
		else
			msrs->counters[i].addr = 0;
	}
45

46
	for (i = 0; i < num_counters; i++) {
47 48 49 50 51
		if (reserve_evntsel_nmi(MSR_P6_EVNTSEL0 + i))
			msrs->controls[i].addr = MSR_P6_EVNTSEL0 + i;
		else
			msrs->controls[i].addr = 0;
	}
L
Linus Torvalds 已提交
52 53 54
}


55 56
static void ppro_setup_ctrs(struct op_x86_model_spec const *model,
			    struct op_msrs const * const msrs)
L
Linus Torvalds 已提交
57
{
58
	u64 val;
L
Linus Torvalds 已提交
59 60
	int i;

61
	if (!reset_value) {
62
		reset_value = kmalloc(sizeof(reset_value[0]) * num_counters,
63 64 65 66 67 68 69 70
					GFP_ATOMIC);
		if (!reset_value)
			return;
	}

	if (cpu_has_arch_perfmon) {
		union cpuid10_eax eax;
		eax.full = cpuid_eax(0xa);
71 72 73 74 75 76 77 78 79 80 81 82

		/*
		 * For Core2 (family 6, model 15), don't reset the
		 * counter width:
		 */
		if (!(eax.split.version_id == 0 &&
			current_cpu_data.x86 == 6 &&
				current_cpu_data.x86_model == 15)) {

			if (counter_width < eax.split.bit_width)
				counter_width = eax.split.bit_width;
		}
83 84
	}

L
Linus Torvalds 已提交
85
	/* clear all counters */
86
	for (i = 0 ; i < num_counters; ++i) {
87
		if (unlikely(!CTRL_IS_RESERVED(msrs, i)))
88
			continue;
89 90 91
		rdmsrl(msrs->controls[i].addr, val);
		val &= model->reserved;
		wrmsrl(msrs->controls[i].addr, val);
L
Linus Torvalds 已提交
92
	}
93

L
Linus Torvalds 已提交
94
	/* avoid a false detection of ctr overflows in NMI handler */
95
	for (i = 0; i < num_counters; ++i) {
96
		if (unlikely(!CTR_IS_RESERVED(msrs, i)))
97
			continue;
98
		wrmsrl(msrs->counters[i].addr, -1LL);
L
Linus Torvalds 已提交
99 100 101
	}

	/* enable active counters */
102
	for (i = 0; i < num_counters; ++i) {
103
		if ((counter_config[i].enabled) && (CTR_IS_RESERVED(msrs, i))) {
L
Linus Torvalds 已提交
104
			reset_value[i] = counter_config[i].count;
105
			wrmsrl(msrs->counters[i].addr, -reset_value[i]);
106 107 108 109
			rdmsrl(msrs->controls[i].addr, val);
			val &= model->reserved;
			val |= op_x86_get_ctrl(model, &counter_config[i]);
			wrmsrl(msrs->controls[i].addr, val);
110 111
		} else {
			reset_value[i] = 0;
L
Linus Torvalds 已提交
112 113 114 115
		}
	}
}

116

L
Linus Torvalds 已提交
117 118 119
static int ppro_check_ctrs(struct pt_regs * const regs,
			   struct op_msrs const * const msrs)
{
120
	u64 val;
L
Linus Torvalds 已提交
121
	int i;
122

123
	for (i = 0 ; i < num_counters; ++i) {
124 125
		if (!reset_value[i])
			continue;
126 127
		rdmsrl(msrs->counters[i].addr, val);
		if (CTR_OVERFLOWED(val)) {
L
Linus Torvalds 已提交
128
			oprofile_add_sample(regs, i);
129
			wrmsrl(msrs->counters[i].addr, -reset_value[i]);
L
Linus Torvalds 已提交
130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
		}
	}

	/* Only P6 based Pentium M need to re-unmask the apic vector but it
	 * doesn't hurt other P6 variant */
	apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);

	/* We can't work out if we really handled an interrupt. We
	 * might have caught a *second* counter just after overflowing
	 * the interrupt for this counter then arrives
	 * and we don't find a counter that's overflowed, so we
	 * would return 0 and get dazed + confused. Instead we always
	 * assume we found an overflow. This sucks.
	 */
	return 1;
}

147

L
Linus Torvalds 已提交
148 149
static void ppro_start(struct op_msrs const * const msrs)
{
150
	unsigned int low, high;
151
	int i;
152

153 154
	if (!reset_value)
		return;
155
	for (i = 0; i < num_counters; ++i) {
156
		if (reset_value[i]) {
157
			rdmsr(msrs->controls[i].addr, low, high);
158
			CTRL_SET_ACTIVE(low);
159
			wrmsr(msrs->controls[i].addr, low, high);
160
		}
161
	}
L
Linus Torvalds 已提交
162 163 164 165 166
}


static void ppro_stop(struct op_msrs const * const msrs)
{
167
	unsigned int low, high;
168
	int i;
169

170 171
	if (!reset_value)
		return;
172
	for (i = 0; i < num_counters; ++i) {
173 174
		if (!reset_value[i])
			continue;
175
		rdmsr(msrs->controls[i].addr, low, high);
176
		CTRL_SET_INACTIVE(low);
177
		wrmsr(msrs->controls[i].addr, low, high);
178 179 180 181 182 183 184
	}
}

static void ppro_shutdown(struct op_msrs const * const msrs)
{
	int i;

185
	for (i = 0 ; i < num_counters ; ++i) {
186
		if (CTR_IS_RESERVED(msrs, i))
187 188
			release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
	}
189
	for (i = 0 ; i < num_counters ; ++i) {
190
		if (CTRL_IS_RESERVED(msrs, i))
191 192
			release_evntsel_nmi(MSR_P6_EVNTSEL0 + i);
	}
193 194 195 196
	if (reset_value) {
		kfree(reset_value);
		reset_value = NULL;
	}
L
Linus Torvalds 已提交
197 198 199
}


200 201 202
struct op_x86_model_spec const op_ppro_spec = {
	.num_counters		= 2,
	.num_controls		= 2,
203
	.reserved		= MSR_PPRO_EVENTSEL_RESERVED,
204 205 206 207 208 209
	.fill_in_addresses	= &ppro_fill_in_addresses,
	.setup_ctrs		= &ppro_setup_ctrs,
	.check_ctrs		= &ppro_check_ctrs,
	.start			= &ppro_start,
	.stop			= &ppro_stop,
	.shutdown		= &ppro_shutdown
210 211 212 213 214 215 216 217 218 219 220
};

/*
 * Architectural performance monitoring.
 *
 * Newer Intel CPUs (Core1+) have support for architectural
 * events described in CPUID 0xA. See the IA32 SDM Vol3b.18 for details.
 * The advantage of this is that it can be done without knowing about
 * the specific CPU.
 */

221
static void arch_perfmon_setup_counters(void)
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
{
	union cpuid10_eax eax;

	eax.full = cpuid_eax(0xa);

	/* Workaround for BIOS bugs in 6/15. Taken from perfmon2 */
	if (eax.split.version_id == 0 && current_cpu_data.x86 == 6 &&
		current_cpu_data.x86_model == 15) {
		eax.split.version_id = 2;
		eax.split.num_counters = 2;
		eax.split.bit_width = 40;
	}

	num_counters = eax.split.num_counters;

	op_arch_perfmon_spec.num_counters = num_counters;
	op_arch_perfmon_spec.num_controls = num_counters;
}

241 242 243 244 245 246
static int arch_perfmon_init(struct oprofile_operations *ignore)
{
	arch_perfmon_setup_counters();
	return 0;
}

247
struct op_x86_model_spec op_arch_perfmon_spec = {
248
	.reserved		= MSR_PPRO_EVENTSEL_RESERVED,
249
	.init			= &arch_perfmon_init,
250
	/* num_counters/num_controls filled in at runtime */
R
Robert Richter 已提交
251
	.fill_in_addresses	= &ppro_fill_in_addresses,
252
	/* user space does the cpuid check for available events */
R
Robert Richter 已提交
253 254 255 256 257
	.setup_ctrs		= &ppro_setup_ctrs,
	.check_ctrs		= &ppro_check_ctrs,
	.start			= &ppro_start,
	.stop			= &ppro_stop,
	.shutdown		= &ppro_shutdown
L
Linus Torvalds 已提交
258
};