hda_intel.c 66.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/io.h>
48
#include <linux/pm_runtime.h>
49 50
#include <linux/clocksource.h>
#include <linux/time.h>
51
#include <linux/completion.h>
52

T
Takashi Iwai 已提交
53 54 55 56 57
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
58 59
#include <sound/core.h>
#include <sound/initval.h>
60 61
#include <sound/hdaudio.h>
#include <sound/hda_i915.h>
62
#include <linux/vgaarb.h>
63
#include <linux/vga_switcheroo.h>
64
#include <linux/firmware.h>
L
Linus Torvalds 已提交
65
#include "hda_codec.h"
66
#include "hda_controller.h"
I
Imre Deak 已提交
67
#include "hda_intel.h"
L
Linus Torvalds 已提交
68

L
Libin Yang 已提交
69 70 71
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

72 73 74 75 76 77 78 79 80
/* position fix mode */
enum {
	POS_FIX_AUTO,
	POS_FIX_LPIB,
	POS_FIX_POSBUF,
	POS_FIX_VIACOMBO,
	POS_FIX_COMBO,
};

81 82 83 84 85 86 87 88 89 90 91 92
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01

/* Defines for Intel SCH HDA snoop control */
93 94
#define INTEL_HDA_CGCTL	 0x48
#define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
95 96 97 98 99 100 101 102
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
/* max number of SDs */
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

/* ATI HDMI may have up to 8 playbacks and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	8

/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

L
Linus Torvalds 已提交
120

121 122
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
123
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
124
static char *model[SNDRV_CARDS];
125
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
126
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
127
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
128
static int probe_only[SNDRV_CARDS];
129
static int jackpoll_ms[SNDRV_CARDS];
130
static bool single_cmd;
T
Takashi Iwai 已提交
131
static int enable_msi = -1;
132 133 134
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
135
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
136
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
137 138
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
139

140
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
141
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
142
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
143
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
144 145 146
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
147
MODULE_PARM_DESC(model, "Use the given board model.");
148
module_param_array(position_fix, int, NULL, 0444);
149
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
150
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
151 152
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
153
module_param_array(probe_mask, int, NULL, 0444);
154
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
155
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
156
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
157 158
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
159
module_param(single_cmd, bool, 0444);
160 161
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
162
module_param(enable_msi, bint, 0444);
163
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
164 165 166 167
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
168
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
169
module_param_array(beep_mode, bool, NULL, 0444);
170
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
171
			    "(0=off, 1=on) (default=1).");
172
#endif
173

174
#ifdef CONFIG_PM
175
static int param_set_xint(const char *val, const struct kernel_param *kp);
176
static const struct kernel_param_ops param_ops_xint = {
177 178 179 180 181
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

182
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
183
module_param(power_save, xint, 0644);
184 185
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
186

187 188 189 190
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
191 192
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
193
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
194
#else
195
#define power_save	0
196
#endif /* CONFIG_PM */
197

198 199
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
200 201 202
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
203
#ifdef CONFIG_X86
204 205
static int hda_snoop = -1;
module_param_named(snoop, hda_snoop, bint, 0444);
T
Takashi Iwai 已提交
206 207 208 209 210 211
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#else
#define hda_snoop		true
#endif


L
Linus Torvalds 已提交
212 213 214
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
215
			 "{Intel, ICH7},"
216
			 "{Intel, ESB2},"
217
			 "{Intel, ICH8},"
218
			 "{Intel, ICH9},"
219
			 "{Intel, ICH10},"
220
			 "{Intel, PCH},"
221
			 "{Intel, CPT},"
222
			 "{Intel, PPT},"
223
			 "{Intel, LPT},"
224
			 "{Intel, LPT_LP},"
225
			 "{Intel, WPT_LP},"
226
			 "{Intel, SPT},"
227
			 "{Intel, SPT_LP},"
228
			 "{Intel, HPT},"
229
			 "{Intel, PBG},"
230
			 "{Intel, SCH},"
231
			 "{ATI, SB450},"
232
			 "{ATI, SB600},"
233
			 "{ATI, RS600},"
234
			 "{ATI, RS690},"
235 236
			 "{ATI, RS780},"
			 "{ATI, R600},"
237 238
			 "{ATI, RV630},"
			 "{ATI, RV610},"
239 240 241 242
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
243
			 "{VIA, VT8251},"
244
			 "{VIA, VT8237A},"
245 246
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
247 248
MODULE_DESCRIPTION("Intel HDA driver");

249
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
250
#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
251 252 253 254 255
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
256 257 258
/*
 */

259 260 261
/* driver types */
enum {
	AZX_DRIVER_ICH,
262
	AZX_DRIVER_PCH,
263
	AZX_DRIVER_SCH,
264
	AZX_DRIVER_HDMI,
265
	AZX_DRIVER_ATI,
266
	AZX_DRIVER_ATIHDMI,
267
	AZX_DRIVER_ATIHDMI_NS,
268 269 270
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
271
	AZX_DRIVER_NVIDIA,
272
	AZX_DRIVER_TERA,
273
	AZX_DRIVER_CTX,
274
	AZX_DRIVER_CTHDA,
275
	AZX_DRIVER_CMEDIA,
276
	AZX_DRIVER_GENERIC,
277
	AZX_NUM_DRIVERS, /* keep this as last entry */
278 279
};

280 281 282 283
#define azx_get_snoop_type(chip) \
	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)

284 285
/* quirks for old Intel chipsets */
#define AZX_DCAPS_INTEL_ICH \
286
	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
287

288
/* quirks for Intel PCH */
289
#define AZX_DCAPS_INTEL_PCH_BASE \
290
	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
291
	 AZX_DCAPS_SNOOP_TYPE(SCH))
292

293
/* PCH up to IVB; no runtime PM */
294
#define AZX_DCAPS_INTEL_PCH_NOPM \
295
	(AZX_DCAPS_INTEL_PCH_BASE)
296

297
/* PCH for HSW/BDW; with runtime PM */
298
#define AZX_DCAPS_INTEL_PCH \
299
	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
300

301
/* HSW HDMI */
302
#define AZX_DCAPS_INTEL_HASWELL \
303
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
304 305
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
306

307 308
/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
#define AZX_DCAPS_INTEL_BROADWELL \
309
	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
310 311
	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\
	 AZX_DCAPS_SNOOP_TYPE(SCH))
312

313 314 315
#define AZX_DCAPS_INTEL_BAYTRAIL \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL)

316 317 318
#define AZX_DCAPS_INTEL_BRASWELL \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL)

319
#define AZX_DCAPS_INTEL_SKYLAKE \
320 321
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)
322

323 324 325 326
#define AZX_DCAPS_INTEL_BROXTON \
	(AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\
	 AZX_DCAPS_I915_POWERWELL)

327 328
/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
329 330
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
	 AZX_DCAPS_SNOOP_TYPE(ATI))
331 332 333

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
334 335
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
	 AZX_DCAPS_NO_MSI64)
336

337 338 339 340
/* quirks for ATI HDMI with snoop off */
#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)

341 342
/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
343
	(AZX_DCAPS_NO_MSI | /*AZX_DCAPS_ALIGN_BUFSIZE |*/ \
344 345
	 AZX_DCAPS_NO_64BIT | AZX_DCAPS_CORBRP_SELF_CLEAR |\
	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
346

347
#define AZX_DCAPS_PRESET_CTHDA \
348
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
349
	 AZX_DCAPS_NO_64BIT |\
350
	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
351

352
/*
353
 * vga_switcheroo support
354 355
 */
#ifdef SUPPORT_VGA_SWITCHEROO
356 357 358 359 360
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

361 362 363 364 365
#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
					((pci)->device == 0x0c0c) || \
					((pci)->device == 0x0d0c) || \
					((pci)->device == 0x160c))

366 367
#define IS_BROXTON(pci)	((pci)->device == 0x5a98)

368
static char *driver_short_names[] = {
369
	[AZX_DRIVER_ICH] = "HDA Intel",
370
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
371
	[AZX_DRIVER_SCH] = "HDA Intel MID",
372
	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
373
	[AZX_DRIVER_ATI] = "HDA ATI SB",
374
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
375
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
376 377
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
378 379
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
380
	[AZX_DRIVER_TERA] = "HDA Teradici", 
381
	[AZX_DRIVER_CTX] = "HDA Creative", 
382
	[AZX_DRIVER_CTHDA] = "HDA Creative",
383
	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
384
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
385 386
};

T
Takashi Iwai 已提交
387
#ifdef CONFIG_X86
388
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
389
{
390 391
	int pages;

T
Takashi Iwai 已提交
392 393
	if (azx_snoop(chip))
		return;
394 395 396 397 398 399
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
400 401
		if (chip->driver_type == AZX_DRIVER_CMEDIA)
			return; /* deal with only CORB/RIRB buffers */
T
Takashi Iwai 已提交
402
		if (on)
403
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
404
		else
405 406
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
407
	}
408 409 410 411 412 413 414
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
415 416 417 418 419
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
420
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
421 422
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
423
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
424 425
{
	if (azx_dev->wc_marked != on) {
426
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
427 428 429 430 431 432 433 434 435 436
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
437
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
438 439 440 441
{
}
#endif

442
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
443

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
461 462
	int snoop_type = azx_get_snoop_type(chip);

463 464 465
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
466 467
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
468
	 */
469
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
470
		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
T
Takashi Iwai 已提交
471
		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
472
	}
473

474 475 476
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
477
	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
478 479
		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
			azx_snoop(chip));
480
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
481 482
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
483 484 485
	}

	/* For NVIDIA HDA, enable snoop */
486
	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
487 488
		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
			azx_snoop(chip));
489 490 491
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
492 493 494 495 496 497
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
498 499 500
	}

	/* Enable SCH/PCH snoop if needed */
501
	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
T
Takashi Iwai 已提交
502
		unsigned short snoop;
T
Takashi Iwai 已提交
503
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
504 505 506 507 508 509
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
510 511 512
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
513 514 515
		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
			"Disabled" : "Enabled");
V
Vinod G 已提交
516
        }
L
Linus Torvalds 已提交
517 518
}

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
/*
 * In BXT-P A0, HD-Audio DMA requests is later than expected,
 * and makes an audio stream sensitive to system latencies when
 * 24/32 bits are playing.
 * Adjusting threshold of DMA fifo to force the DMA request
 * sooner to improve latency tolerance at the expense of power.
 */
static void bxt_reduce_dma_latency(struct azx *chip)
{
	u32 val;

	val = azx_readl(chip, SKL_EM4L);
	val &= (0x3 << 20);
	azx_writel(chip, SKL_EM4L, val);
}

535 536
static void hda_intel_init_chip(struct azx *chip, bool full_reset)
{
537
	struct hdac_bus *bus = azx_bus(chip);
538
	struct pci_dev *pci = chip->pci;
539
	u32 val;
540 541

	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
542
		snd_hdac_set_codec_wakeup(bus, true);
543 544 545 546 547
	if (IS_BROXTON(pci)) {
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
548
	azx_init_chip(chip, full_reset);
549 550 551 552 553
	if (IS_BROXTON(pci)) {
		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
	}
554
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
555
		snd_hdac_set_codec_wakeup(bus, false);
556 557 558 559

	/* reduce dma latency to avoid noise */
	if (IS_BROXTON(pci))
		bxt_reduce_dma_latency(chip);
560 561
}

562 563 564 565
/* calculate runtime delay from LPIB */
static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
				   unsigned int pos)
{
566
	struct snd_pcm_substream *substream = azx_dev->core.substream;
567 568 569 570 571 572 573 574 575
	int stream = substream->stream;
	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
	int delay;

	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
		delay = pos - lpib_pos;
	else
		delay = lpib_pos - pos;
	if (delay < 0) {
576
		if (delay >= azx_dev->core.delay_negative_threshold)
577 578
			delay = 0;
		else
579
			delay += azx_dev->core.bufsize;
580 581
	}

582
	if (delay >= azx_dev->core.period_bytes) {
583 584
		dev_info(chip->card->dev,
			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
585
			 delay, azx_dev->core.period_bytes);
586 587 588 589 590 591 592 593
		delay = 0;
		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
		chip->get_delay[stream] = NULL;
	}

	return bytes_to_frames(substream->runtime, delay);
}

594 595
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

D
Dylan Reid 已提交
596 597 598
/* called from IRQ */
static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
{
599
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
D
Dylan Reid 已提交
600 601 602 603 604 605
	int ok;

	ok = azx_position_ok(chip, azx_dev);
	if (ok == 1) {
		azx_dev->irq_pending = 0;
		return ok;
606
	} else if (ok == 0) {
D
Dylan Reid 已提交
607 608
		/* bogus IRQ, process it later */
		azx_dev->irq_pending = 1;
609
		schedule_work(&hda->irq_pending_work);
D
Dylan Reid 已提交
610 611 612 613
	}
	return 0;
}

614 615 616
/* Enable/disable i915 display power for the link */
static int azx_intel_link_power(struct azx *chip, bool enable)
{
617
	struct hdac_bus *bus = azx_bus(chip);
618

619
	return snd_hdac_display_power(bus, enable);
620 621
}

622 623 624 625 626 627 628 629 630 631 632
/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
633
	struct snd_pcm_substream *substream = azx_dev->core.substream;
634
	int stream = substream->stream;
635
	u32 wallclk;
636 637
	unsigned int pos;

638 639
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
640 641
		return -1;	/* bogus (too early) interrupt */

642 643 644 645 646 647 648 649
	if (chip->get_position[stream])
		pos = chip->get_position[stream](chip, azx_dev);
	else { /* use the position buffer as default */
		pos = azx_get_pos_posbuf(chip, azx_dev);
		if (!pos || pos == (u32)-1) {
			dev_info(chip->card->dev,
				 "Invalid position buffer, using LPIB read method instead.\n");
			chip->get_position[stream] = azx_get_pos_lpib;
650 651 652
			if (chip->get_position[0] == azx_get_pos_lpib &&
			    chip->get_position[1] == azx_get_pos_lpib)
				azx_bus(chip)->use_posbuf = false;
653 654 655 656 657 658 659 660 661
			pos = azx_get_pos_lpib(chip, azx_dev);
			chip->get_delay[stream] = NULL;
		} else {
			chip->get_position[stream] = azx_get_pos_posbuf;
			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
				chip->get_delay[stream] = azx_get_delay_from_lpib;
		}
	}

662
	if (pos >= azx_dev->core.bufsize)
663
		pos = 0;
664

665
	if (WARN_ONCE(!azx_dev->core.period_bytes,
666
		      "hda-intel: zero azx_dev->period_bytes"))
667
		return -1; /* this shouldn't happen! */
668 669
	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
670
		/* NG - it's below the first next period boundary */
671
		return chip->bdl_pos_adj ? 0 : -1;
672
	azx_dev->core.start_wallclk += wallclk;
673 674 675 676 677 678 679 680
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
681 682
	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
	struct azx *chip = &hda->chip;
683 684 685
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
	int pending, ok;
686

687
	if (!hda->irq_pending_warned) {
688 689 690
		dev_info(chip->card->dev,
			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
			 chip->card->number);
691
		hda->irq_pending_warned = 1;
692 693
	}

694 695
	for (;;) {
		pending = 0;
696
		spin_lock_irq(&bus->reg_lock);
697 698
		list_for_each_entry(s, &bus->stream_list, list) {
			struct azx_dev *azx_dev = stream_to_azx_dev(s);
699
			if (!azx_dev->irq_pending ||
700 701
			    !s->substream ||
			    !s->running)
702
				continue;
703 704
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
705
				azx_dev->irq_pending = 0;
706
				spin_unlock(&bus->reg_lock);
707
				snd_pcm_period_elapsed(s->substream);
708
				spin_lock(&bus->reg_lock);
709 710
			} else if (ok < 0) {
				pending = 0;	/* too early */
711 712 713
			} else
				pending++;
		}
714
		spin_unlock_irq(&bus->reg_lock);
715 716
		if (!pending)
			return;
717
		msleep(1);
718 719 720 721 722 723
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
724 725
	struct hdac_bus *bus = azx_bus(chip);
	struct hdac_stream *s;
726

727
	spin_lock_irq(&bus->reg_lock);
728 729 730 731
	list_for_each_entry(s, &bus->stream_list, list) {
		struct azx_dev *azx_dev = stream_to_azx_dev(s);
		azx_dev->irq_pending = 0;
	}
732
	spin_unlock_irq(&bus->reg_lock);
L
Linus Torvalds 已提交
733 734
}

735 736
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
737 738
	struct hdac_bus *bus = azx_bus(chip);

739 740
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
741
			chip->card->irq_descr, chip)) {
742 743 744
		dev_err(chip->card->dev,
			"unable to grab IRQ %d, disabling device\n",
			chip->pci->irq);
745 746 747 748
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
749
	bus->irq = chip->pci->irq;
750
	pci_intx(chip->pci, !chip->msi);
751 752 753
	return 0;
}

754 755 756 757 758 759 760 761
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

762
	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
763
	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
764 765 766 767 768 769 770 771
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
772 773
	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
	mod_dma_pos %= azx_dev->core.period_bytes;
774 775 776 777

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
778 779
	fifo_size = readw(azx_bus(chip)->remap_addr +
			  VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
780 781 782 783 784 785 786 787 788 789

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
790
		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
791 792 793 794
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
795 796
	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
	mod_link_pos = link_pos % azx_dev->core.period_bytes;
797 798 799 800 801
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
802 803
		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
		if (bound_pos >= azx_dev->core.bufsize)
804 805 806 807 808 809 810
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

811
#ifdef CONFIG_PM
812 813 814 815 816
static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
817
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
818
	mutex_lock(&card_list_lock);
819
	list_add(&hda->list, &card_list);
820 821 822 823 824
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
825
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
826
	mutex_lock(&card_list_lock);
827
	list_del_init(&hda->list);
828 829 830 831 832 833
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
834
	struct hda_intel *hda;
835 836 837 838 839 840 841 842
	struct azx *chip;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
843 844
	list_for_each_entry(hda, &card_list, list) {
		chip = &hda->chip;
845
		if (!hda->probe_continued || chip->disabled)
846
			continue;
847
		snd_hda_set_power_save(&chip->bus, power_save * 1000);
848 849 850 851 852 853 854
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
855
#endif /* CONFIG_PM */
856

857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900
/* Intel HSW/BDW display HDA controller is in GPU. Both its power and link BCLK
 * depends on GPU. Two Extended Mode registers EM4 (M value) and EM5 (N Value)
 * are used to convert CDClk (Core Display Clock) to 24MHz BCLK:
 * BCLK = CDCLK * M / N
 * The values will be lost when the display power well is disabled and need to
 * be restored to avoid abnormal playback speed.
 */
static void haswell_set_bclk(struct hda_intel *hda)
{
	struct azx *chip = &hda->chip;
	int cdclk_freq;
	unsigned int bclk_m, bclk_n;

	if (!hda->need_i915_power)
		return;

	cdclk_freq = snd_hdac_get_display_clk(azx_bus(chip));
	switch (cdclk_freq) {
	case 337500:
		bclk_m = 16;
		bclk_n = 225;
		break;

	case 450000:
	default: /* default CDCLK 450MHz */
		bclk_m = 4;
		bclk_n = 75;
		break;

	case 540000:
		bclk_m = 4;
		bclk_n = 90;
		break;

	case 675000:
		bclk_m = 8;
		bclk_n = 225;
		break;
	}

	azx_writew(chip, HSW_EM4, bclk_m);
	azx_writew(chip, HSW_EM5, bclk_n);
}

901
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
902 903 904
/*
 * power management
 */
905
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
906
{
907
	struct snd_card *card = dev_get_drvdata(dev);
908 909
	struct azx *chip;
	struct hda_intel *hda;
910
	struct hdac_bus *bus;
L
Linus Torvalds 已提交
911

912 913 914 915 916
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
917
	if (chip->disabled || hda->init_failed || !chip->running)
918 919
		return 0;

920
	bus = azx_bus(chip);
T
Takashi Iwai 已提交
921
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
922
	azx_clear_irq_pending(chip);
923
	azx_stop_chip(chip);
924
	azx_enter_link_reset(chip);
925 926 927
	if (bus->irq >= 0) {
		free_irq(bus->irq, chip);
		bus->irq = -1;
928
	}
929

930
	if (chip->msi)
931
		pci_disable_msi(chip->pci);
932 933
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
934
		snd_hdac_display_power(bus, false);
L
Libin Yang 已提交
935 936

	trace_azx_suspend(chip);
L
Linus Torvalds 已提交
937 938 939
	return 0;
}

940
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
941
{
942 943
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
944 945 946 947 948
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
L
Linus Torvalds 已提交
949

950 951
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
952
	if (chip->disabled || hda->init_failed || !chip->running)
953 954
		return 0;

955 956
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power) {
957
		snd_hdac_display_power(azx_bus(chip), true);
958
		haswell_set_bclk(hda);
959
	}
960 961 962 963
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
964
		return -EIO;
965
	azx_init_pci(chip);
966

967
	hda_intel_init_chip(chip, true);
968

T
Takashi Iwai 已提交
969
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Libin Yang 已提交
970 971

	trace_azx_resume(chip);
L
Linus Torvalds 已提交
972 973
	return 0;
}
974 975
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
#ifdef CONFIG_PM_SLEEP
/* put codec down to D3 at hibernation for Intel SKL+;
 * otherwise BIOS may still access the codec and screw up the driver
 */
#define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170)
#define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70)
#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
#define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci))

static int azx_freeze_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D3hot);

	return 0;
}

static int azx_thaw_noirq(struct device *dev)
{
	struct pci_dev *pci = to_pci_dev(dev);

	if (IS_SKL_PLUS(pci))
		pci_set_power_state(pci, PCI_D0);

	return 0;
}
#endif /* CONFIG_PM_SLEEP */

1006
#ifdef CONFIG_PM
1007 1008 1009
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1010 1011
	struct azx *chip;
	struct hda_intel *hda;
1012

1013 1014 1015 1016 1017
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1018
	if (chip->disabled || hda->init_failed)
1019 1020
		return 0;

1021
	if (!azx_has_pm_runtime(chip))
1022 1023
		return 0;

1024 1025 1026 1027
	/* enable controller wake up event */
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
		  STATESTS_INT_MASK);

1028
	azx_stop_chip(chip);
1029
	azx_enter_link_reset(chip);
1030
	azx_clear_irq_pending(chip);
1031 1032
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& hda->need_i915_power)
1033
		snd_hdac_display_power(azx_bus(chip), false);
1034

L
Libin Yang 已提交
1035
	trace_azx_runtime_suspend(chip);
1036 1037 1038 1039 1040 1041
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1042 1043
	struct azx *chip;
	struct hda_intel *hda;
1044
	struct hdac_bus *bus;
1045 1046
	struct hda_codec *codec;
	int status;
1047

1048 1049 1050 1051 1052
	if (!card)
		return 0;

	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1053
	if (chip->disabled || hda->init_failed)
1054 1055
		return 0;

1056
	if (!azx_has_pm_runtime(chip))
1057 1058
		return 0;

1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		bus = azx_bus(chip);
		if (hda->need_i915_power) {
			snd_hdac_display_power(bus, true);
			haswell_set_bclk(hda);
		} else {
			/* toggle codec wakeup bit for STATESTS read */
			snd_hdac_set_codec_wakeup(bus, true);
			snd_hdac_set_codec_wakeup(bus, false);
		}
1069
	}
1070 1071 1072 1073

	/* Read STATESTS before controller reset */
	status = azx_readw(chip, STATESTS);

1074
	azx_init_pci(chip);
1075
	hda_intel_init_chip(chip, true);
1076

1077 1078
	if (status) {
		list_for_each_codec(codec, &chip->bus)
1079
			if (status & (1 << codec->addr))
1080 1081
				schedule_delayed_work(&codec->jackpoll_work,
						      codec->jackpoll_interval);
1082 1083 1084 1085 1086 1087
	}

	/* disable controller Wake Up event*/
	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
			~STATESTS_INT_MASK);

L
Libin Yang 已提交
1088
	trace_azx_runtime_resume(chip);
1089 1090
	return 0;
}
1091 1092 1093 1094

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
1095 1096 1097 1098 1099
	struct azx *chip;
	struct hda_intel *hda;

	if (!card)
		return 0;
1100

1101 1102
	chip = card->private_data;
	hda = container_of(chip, struct hda_intel, chip);
1103
	if (chip->disabled || hda->init_failed)
1104 1105
		return 0;

1106
	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1107
	    azx_bus(chip)->codec_powered || !chip->running)
1108 1109 1110 1111 1112
		return -EBUSY;

	return 0;
}

1113 1114
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1115 1116 1117 1118
#ifdef CONFIG_PM_SLEEP
	.freeze_noirq = azx_freeze_noirq,
	.thaw_noirq = azx_thaw_noirq,
#endif
1119
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1120 1121
};

1122 1123 1124
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
1125
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
1126 1127


1128
static int azx_probe_continue(struct azx *chip);
1129

1130
#ifdef SUPPORT_VGA_SWITCHEROO
1131
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1132 1133 1134 1135 1136 1137

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1138
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1139 1140
	bool disabled;

1141 1142
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1143 1144 1145 1146 1147 1148
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

1149
	if (!hda->probe_continued) {
1150 1151
		chip->disabled = disabled;
		if (!disabled) {
1152 1153
			dev_info(chip->card->dev,
				 "Start delayed initialization\n");
1154
			if (azx_probe_continue(chip) < 0) {
1155
				dev_err(chip->card->dev, "initialization error\n");
1156
				hda->init_failed = true;
1157 1158 1159
			}
		}
	} else {
1160
		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1161
			 disabled ? "Disabling" : "Enabling");
1162
		if (disabled) {
1163 1164
			pm_runtime_put_sync_suspend(card->dev);
			azx_suspend(card->dev);
1165
			/* when we get suspended by vga_switcheroo we end up in D3cold,
1166 1167 1168
			 * however we have no ACPI handle, so pci/acpi can't put us there,
			 * put ourselves there */
			pci->current_state = PCI_D3cold;
1169
			chip->disabled = true;
1170
			if (snd_hda_lock_devices(&chip->bus))
1171 1172
				dev_warn(chip->card->dev,
					 "Cannot lock devices!\n");
1173
		} else {
1174
			snd_hda_unlock_devices(&chip->bus);
1175
			pm_runtime_get_noresume(card->dev);
1176
			chip->disabled = false;
1177
			azx_resume(card->dev);
1178 1179 1180 1181 1182 1183 1184 1185
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
1186
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1187

1188 1189
	wait_for_completion(&hda->probe_wait);
	if (hda->init_failed)
1190
		return false;
1191
	if (chip->disabled || !hda->probe_continued)
1192
		return true;
1193
	if (snd_hda_lock_devices(&chip->bus))
1194
		return false;
1195
	snd_hda_unlock_devices(&chip->bus);
1196 1197 1198
	return true;
}

1199
static void init_vga_switcheroo(struct azx *chip)
1200
{
1201
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1202 1203
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
1204
		dev_info(chip->card->dev,
1205
			 "Handle vga_switcheroo audio client\n");
1206
		hda->use_vga_switcheroo = 1;
1207 1208 1209 1210 1211 1212 1213 1214 1215
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

1216
static int register_vga_switcheroo(struct azx *chip)
1217
{
1218
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1219 1220
	int err;

1221
	if (!hda->use_vga_switcheroo)
1222 1223 1224 1225
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
1226
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
1227
						   VGA_SWITCHEROO_DIS);
1228 1229
	if (err < 0)
		return err;
1230
	hda->vga_switcheroo_registered = 1;
1231 1232

	/* register as an optimus hdmi audio power domain */
1233
	vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
1234
							 &hda->hdmi_pm_domain);
1235
	return 0;
1236 1237 1238 1239
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
1240
#define check_hdmi_disabled(pci)	false
1241 1242
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
1243 1244 1245
/*
 * destructor
 */
1246
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
1247
{
W
Wang Xingchao 已提交
1248
	struct pci_dev *pci = chip->pci;
1249
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1250
	struct hdac_bus *bus = azx_bus(chip);
T
Takashi Iwai 已提交
1251

1252
	if (azx_has_pm_runtime(chip) && chip->running)
W
Wang Xingchao 已提交
1253 1254
		pm_runtime_get_noresume(&pci->dev);

1255 1256
	azx_del_card_list(chip);

1257 1258
	hda->init_failed = 1; /* to be sure */
	complete_all(&hda->probe_wait);
1259

1260
	if (use_vga_switcheroo(hda)) {
1261 1262
		if (chip->disabled && hda->probe_continued)
			snd_hda_unlock_devices(&chip->bus);
1263
		if (hda->vga_switcheroo_registered)
1264
			vga_switcheroo_unregister_client(chip->pci);
1265 1266
	}

1267
	if (bus->chip_init) {
1268
		azx_clear_irq_pending(chip);
1269
		azx_stop_all_streams(chip);
1270
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
1271 1272
	}

1273 1274
	if (bus->irq >= 0)
		free_irq(bus->irq, (void*)chip);
1275
	if (chip->msi)
1276
		pci_disable_msi(chip->pci);
1277
	iounmap(bus->remap_addr);
L
Linus Torvalds 已提交
1278

1279
	azx_free_stream_pages(chip);
1280 1281 1282
	azx_free_streams(chip);
	snd_hdac_bus_exit(bus);

1283 1284
	if (chip->region_requested)
		pci_release_regions(chip->pci);
1285

L
Linus Torvalds 已提交
1286
	pci_disable_device(chip->pci);
1287
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1288
	release_firmware(chip->fw);
1289
#endif
1290

1291
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1292
		if (hda->need_i915_power)
1293 1294
			snd_hdac_display_power(bus, false);
		snd_hdac_i915_exit(bus);
1295
	}
1296
	kfree(hda);
L
Linus Torvalds 已提交
1297 1298 1299 1300

	return 0;
}

1301 1302 1303 1304 1305 1306 1307 1308
static int azx_dev_disconnect(struct snd_device *device)
{
	struct azx *chip = device->device_data;

	chip->bus.shutdown = 1;
	return 0;
}

1309
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
1310 1311 1312 1313
{
	return azx_free(device->device_data);
}

1314
#ifdef SUPPORT_VGA_SWITCHEROO
1315
/*
1316
 * Check of disabled HDMI controller by vga_switcheroo
1317
 */
1318
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

1341
static bool check_hdmi_disabled(struct pci_dev *pci)
1342 1343 1344 1345 1346
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
1347
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1348 1349 1350 1351 1352
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
1353
#endif /* SUPPORT_VGA_SWITCHEROO */
1354

1355 1356 1357
/*
 * white/black-listing for position_fix
 */
1358
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
1359 1360
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1361
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
1362
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1363
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
1364
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1365
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1366
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1367
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1368
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1369
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1370
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1371
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1372
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1373 1374 1375
	{}
};

1376
static int check_position_fix(struct azx *chip, int fix)
1377 1378 1379
{
	const struct snd_pci_quirk *q;

1380
	switch (fix) {
1381
	case POS_FIX_AUTO:
1382 1383
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
1384
	case POS_FIX_VIACOMBO:
1385
	case POS_FIX_COMBO:
1386 1387 1388 1389 1390
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
1391 1392 1393
		dev_info(chip->card->dev,
			 "position_fix set to %d for device %04x:%04x\n",
			 q->value, q->subvendor, q->subdevice);
1394
		return q->value;
1395
	}
1396 1397

	/* Check VIA/ATI HD Audio Controller exist */
1398
	if (chip->driver_type == AZX_DRIVER_VIA) {
1399
		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1400
		return POS_FIX_VIACOMBO;
1401 1402
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1403
		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1404
		return POS_FIX_LPIB;
1405
	}
1406
	return POS_FIX_AUTO;
1407 1408
}

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
static void assign_position_fix(struct azx *chip, int fix)
{
	static azx_get_pos_callback_t callbacks[] = {
		[POS_FIX_AUTO] = NULL,
		[POS_FIX_LPIB] = azx_get_pos_lpib,
		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
		[POS_FIX_VIACOMBO] = azx_via_get_position,
		[POS_FIX_COMBO] = azx_get_pos_lpib,
	};

	chip->get_position[0] = chip->get_position[1] = callbacks[fix];

	/* combo mode uses LPIB only for playback */
	if (fix == POS_FIX_COMBO)
		chip->get_position[1] = NULL;

	if (fix == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		chip->get_delay[0] = chip->get_delay[1] =
			azx_get_delay_from_lpib;
	}

}

1433 1434 1435
/*
 * black-lists for probe_mask
 */
1436
static struct snd_pci_quirk probe_mask_list[] = {
1437 1438 1439 1440 1441 1442
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1443 1444
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1445 1446
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1447
	/* forced codec slots */
1448
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1449
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1450 1451
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1452 1453 1454
	{}
};

1455 1456
#define AZX_FORCE_CODEC_MASK	0x100

1457
static void check_probe_mask(struct azx *chip, int dev)
1458 1459 1460
{
	const struct snd_pci_quirk *q;

1461 1462
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
1463 1464
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
1465 1466 1467
			dev_info(chip->card->dev,
				 "probe_mask set to 0x%x for device %04x:%04x\n",
				 q->value, q->subvendor, q->subdevice);
1468
			chip->codec_probe_mask = q->value;
1469 1470
		}
	}
1471 1472 1473 1474

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1475
		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1476
		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1477
			 (int)azx_bus(chip)->codec_mask);
1478
	}
1479 1480
}

1481
/*
T
Takashi Iwai 已提交
1482
 * white/black-list for enable_msi
1483
 */
1484
static struct snd_pci_quirk msi_black_list[] = {
1485 1486 1487 1488
	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
T
Takashi Iwai 已提交
1489
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1490
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1491
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1492
	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1493
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1494
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1495 1496 1497
	{}
};

1498
static void check_msi(struct azx *chip)
1499 1500 1501
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
1502 1503
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
1504
		return;
T
Takashi Iwai 已提交
1505 1506 1507
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
1508
	if (q) {
1509 1510 1511
		dev_info(chip->card->dev,
			 "msi for device %04x:%04x set to %d\n",
			 q->subvendor, q->subdevice, q->value);
1512
		chip->msi = q->value;
1513 1514 1515 1516
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
1517
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1518
		dev_info(chip->card->dev, "Disabling MSI\n");
1519
		chip->msi = 0;
1520 1521 1522
	}
}

1523
/* check the snoop mode availability */
1524
static void azx_check_snoop_available(struct azx *chip)
1525
{
1526
	int snoop = hda_snoop;
1527

1528 1529 1530 1531 1532 1533 1534 1535
	if (snoop >= 0) {
		dev_info(chip->card->dev, "Force to %s mode by module option\n",
			 snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
		return;
	}

	snoop = true;
1536 1537
	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
	    chip->driver_type == AZX_DRIVER_VIA) {
1538 1539 1540
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
1541 1542 1543 1544
		u8 val;
		pci_read_config_byte(chip->pci, 0x42, &val);
		if (!(val & 0x80) && chip->pci->revision == 0x30)
			snoop = false;
1545 1546
	}

1547 1548 1549
	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
		snoop = false;

1550 1551 1552
	chip->snoop = snoop;
	if (!snoop)
		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1553
}
1554

1555 1556
static void azx_probe_work(struct work_struct *work)
{
1557 1558
	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
	azx_probe_continue(&hda->chip);
1559 1560
}

1561 1562
static int default_bdl_pos_adj(struct azx *chip)
{
1563 1564 1565 1566 1567 1568 1569 1570 1571
	/* some exceptions: Atoms seem problematic with value 1 */
	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
		switch (chip->pci->device) {
		case 0x0f04: /* Baytrail */
		case 0x2284: /* Braswell */
			return 32;
		}
	}

1572 1573 1574 1575 1576 1577 1578 1579 1580
	switch (chip->driver_type) {
	case AZX_DRIVER_ICH:
	case AZX_DRIVER_PCH:
		return 1;
	default:
		return 32;
	}
}

L
Linus Torvalds 已提交
1581 1582 1583
/*
 * constructor
 */
1584 1585 1586
static const struct hdac_io_ops pci_hda_io_ops;
static const struct hda_controller_ops pci_hda_ops;

1587 1588 1589
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
1590
{
1591
	static struct snd_device_ops ops = {
1592
		.dev_disconnect = azx_dev_disconnect,
L
Linus Torvalds 已提交
1593 1594
		.dev_free = azx_dev_free,
	};
1595
	struct hda_intel *hda;
1596 1597
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
1598 1599

	*rchip = NULL;
1600

1601 1602
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
1603 1604
		return err;

1605 1606
	hda = kzalloc(sizeof(*hda), GFP_KERNEL);
	if (!hda) {
L
Linus Torvalds 已提交
1607 1608 1609 1610
		pci_disable_device(pci);
		return -ENOMEM;
	}

1611
	chip = &hda->chip;
1612
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
1613 1614
	chip->card = card;
	chip->pci = pci;
1615
	chip->ops = &pci_hda_ops;
1616 1617
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
1618
	check_msi(chip);
1619
	chip->dev_index = dev;
1620
	chip->jackpoll_ms = jackpoll_ms;
1621
	INIT_LIST_HEAD(&chip->pcm_list);
1622 1623
	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
	INIT_LIST_HEAD(&hda->list);
1624
	init_vga_switcheroo(chip);
1625
	init_completion(&hda->probe_wait);
L
Linus Torvalds 已提交
1626

1627
	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1628

1629
	check_probe_mask(chip, dev);
1630

1631
	chip->single_cmd = single_cmd;
1632
	azx_check_snoop_available(chip);
1633

1634 1635 1636 1637
	if (bdl_pos_adj[dev] < 0)
		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
	else
		chip->bdl_pos_adj = bdl_pos_adj[dev];
1638

1639 1640 1641 1642 1643 1644 1645
	err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
	if (err < 0) {
		kfree(hda);
		pci_disable_device(pci);
		return err;
	}

1646 1647 1648 1649 1650
	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
		chip->bus.needs_damn_long_delay = 1;
	}

1651 1652
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
1653
		dev_err(card->dev, "Error creating device [card]!\n");
1654 1655 1656 1657
		azx_free(chip);
		return err;
	}

1658
	/* continue probing in work context as may trigger request module */
1659
	INIT_WORK(&hda->probe_work, azx_probe_work);
1660

1661
	*rchip = chip;
1662

1663 1664 1665
	return 0;
}

1666
static int azx_first_init(struct azx *chip)
1667 1668 1669 1670
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
1671
	struct hdac_bus *bus = azx_bus(chip);
1672
	int err;
1673
	unsigned short gcap;
1674
	unsigned int dma_bits = 64;
1675

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

1686
	err = pci_request_regions(pci, "ICH HD audio");
1687
	if (err < 0)
L
Linus Torvalds 已提交
1688
		return err;
1689
	chip->region_requested = 1;
L
Linus Torvalds 已提交
1690

1691 1692 1693
	bus->addr = pci_resource_start(pci, 0);
	bus->remap_addr = pci_ioremap_bar(pci, 0);
	if (bus->remap_addr == NULL) {
1694
		dev_err(card->dev, "ioremap error\n");
1695
		return -ENXIO;
L
Linus Torvalds 已提交
1696 1697
	}

1698 1699 1700 1701 1702
	if (chip->msi) {
		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
			dev_dbg(card->dev, "Disabling 64bit MSI\n");
			pci->no_64bit_msi = true;
		}
1703 1704
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
1705
	}
1706

1707 1708
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
1709 1710

	pci_set_master(pci);
1711
	synchronize_irq(bus->irq);
L
Linus Torvalds 已提交
1712

1713
	gcap = azx_readw(chip, GCAP);
1714
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1715

1716 1717 1718 1719
	/* AMD devices support 40 or 48bit DMA, take the safe one */
	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
		dma_bits = 40;

1720
	/* disable SB600 64bit support for safety */
1721
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1722
		struct pci_dev *p_smbus;
1723
		dma_bits = 40;
1724 1725 1726 1727 1728
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
T
Takashi Iwai 已提交
1729
				gcap &= ~AZX_GCAP_64OK;
1730 1731 1732
			pci_dev_put(p_smbus);
		}
	}
1733

1734 1735
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1736
		dev_dbg(card->dev, "Disabling 64bit DMA\n");
T
Takashi Iwai 已提交
1737
		gcap &= ~AZX_GCAP_64OK;
1738
	}
1739

1740
	/* disable buffer size rounding to 128-byte multiples if supported */
1741 1742 1743
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
1744
		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1745 1746 1747 1748
			chip->align_buffer_size = 0;
		else
			chip->align_buffer_size = 1;
	}
1749

1750
	/* allow 64bit DMA address if supported by H/W */
1751 1752
	if (!(gcap & AZX_GCAP_64OK))
		dma_bits = 32;
1753 1754
	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1755
	} else {
1756 1757
		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1758
	}
1759

1760 1761 1762 1763 1764 1765
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
1766 1767 1768 1769 1770 1771 1772 1773
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
1774
		case AZX_DRIVER_ATIHDMI_NS:
1775 1776 1777
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
1778
		case AZX_DRIVER_GENERIC:
1779 1780 1781 1782 1783
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
1784
	}
1785 1786
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
1787 1788
	chip->num_streams = chip->playback_streams + chip->capture_streams;

1789 1790
	/* initialize streams */
	err = azx_init_streams(chip);
1791
	if (err < 0)
1792
		return err;
L
Linus Torvalds 已提交
1793

1794 1795 1796
	err = azx_alloc_stream_pages(chip);
	if (err < 0)
		return err;
L
Linus Torvalds 已提交
1797 1798

	/* initialize chip */
1799
	azx_init_pci(chip);
1800

1801 1802 1803 1804 1805 1806
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
		struct hda_intel *hda;

		hda = container_of(chip, struct hda_intel, chip);
		haswell_set_bclk(hda);
	}
1807

1808
	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
1809 1810

	/* codec detection */
1811
	if (!azx_bus(chip)->codec_mask) {
1812
		dev_err(card->dev, "no codecs found!\n");
1813
		return -ENODEV;
L
Linus Torvalds 已提交
1814 1815
	}

1816
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
1817 1818 1819 1820
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
1821
		 card->shortname, bus->addr, bus->irq);
1822

L
Linus Torvalds 已提交
1823 1824 1825
	return 0;
}

1826
#ifdef CONFIG_SND_HDA_PATCH_LOADER
1827 1828 1829 1830 1831 1832 1833 1834
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
1835
		dev_err(card->dev, "Cannot load firmware, aborting\n");
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
1851
#endif
1852

1853 1854 1855 1856 1857
/*
 * HDA controller ops.
 */

/* PCI register access. */
1858
static void pci_azx_writel(u32 value, u32 __iomem *addr)
1859 1860 1861 1862
{
	writel(value, addr);
}

1863
static u32 pci_azx_readl(u32 __iomem *addr)
1864 1865 1866 1867
{
	return readl(addr);
}

1868
static void pci_azx_writew(u16 value, u16 __iomem *addr)
1869 1870 1871 1872
{
	writew(value, addr);
}

1873
static u16 pci_azx_readw(u16 __iomem *addr)
1874 1875 1876 1877
{
	return readw(addr);
}

1878
static void pci_azx_writeb(u8 value, u8 __iomem *addr)
1879 1880 1881 1882
{
	writeb(value, addr);
}

1883
static u8 pci_azx_readb(u8 __iomem *addr)
1884 1885 1886 1887
{
	return readb(addr);
}

1888 1889
static int disable_msi_reset_irq(struct azx *chip)
{
1890
	struct hdac_bus *bus = azx_bus(chip);
1891 1892
	int err;

1893 1894
	free_irq(bus->irq, chip);
	bus->irq = -1;
1895 1896 1897 1898 1899 1900 1901 1902 1903
	pci_disable_msi(chip->pci);
	chip->msi = 0;
	err = azx_acquire_irq(chip, 1);
	if (err < 0)
		return err;

	return 0;
}

1904
/* DMA page allocation helpers.  */
1905
static int dma_alloc_pages(struct hdac_bus *bus,
1906 1907 1908 1909
			   int type,
			   size_t size,
			   struct snd_dma_buffer *buf)
{
1910
	struct azx *chip = bus_to_azx(bus);
1911 1912 1913
	int err;

	err = snd_dma_alloc_pages(type,
1914
				  bus->dev,
1915 1916 1917 1918 1919 1920 1921
				  size, buf);
	if (err < 0)
		return err;
	mark_pages_wc(chip, buf, true);
	return 0;
}

1922
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
1923
{
1924
	struct azx *chip = bus_to_azx(bus);
1925

1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	mark_pages_wc(chip, buf, false);
	snd_dma_free_pages(buf);
}

static int substream_alloc_pages(struct azx *chip,
				 struct snd_pcm_substream *substream,
				 size_t size)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	int ret;

	mark_runtime_wc(chip, azx_dev, substream, false);
	ret = snd_pcm_lib_malloc_pages(substream, size);
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, substream, true);
	return 0;
}

static int substream_free_pages(struct azx *chip,
				struct snd_pcm_substream *substream)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	mark_runtime_wc(chip, azx_dev, substream, false);
	return snd_pcm_lib_free_pages(substream);
}

1953 1954 1955 1956 1957 1958
static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
			     struct vm_area_struct *area)
{
#ifdef CONFIG_X86
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
1959
	if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
1960 1961 1962 1963
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
#endif
}

1964
static const struct hdac_io_ops pci_hda_io_ops = {
1965 1966 1967 1968 1969 1970
	.reg_writel = pci_azx_writel,
	.reg_readl = pci_azx_readl,
	.reg_writew = pci_azx_writew,
	.reg_readw = pci_azx_readw,
	.reg_writeb = pci_azx_writeb,
	.reg_readb = pci_azx_readb,
1971 1972
	.dma_alloc_pages = dma_alloc_pages,
	.dma_free_pages = dma_free_pages,
1973 1974 1975 1976
};

static const struct hda_controller_ops pci_hda_ops = {
	.disable_msi_reset_irq = disable_msi_reset_irq,
1977 1978
	.substream_alloc_pages = substream_alloc_pages,
	.substream_free_pages = substream_free_pages,
1979
	.pcm_mmap_prepare = pcm_mmap_prepare,
D
Dylan Reid 已提交
1980
	.position_check = azx_position_check,
1981
	.link_power = azx_intel_link_power,
1982 1983
};

1984 1985
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
1986
{
1987
	static int dev;
1988
	struct snd_card *card;
1989
	struct hda_intel *hda;
1990
	struct azx *chip;
1991
	bool schedule_probe;
1992
	int err;
L
Linus Torvalds 已提交
1993

1994 1995 1996 1997 1998 1999 2000
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2001 2002
	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
			   0, &card);
2003
	if (err < 0) {
2004
		dev_err(&pci->dev, "Error creating card!\n");
2005
		return err;
L
Linus Torvalds 已提交
2006 2007
	}

2008
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
2009 2010
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
2011
	card->private_data = chip;
2012
	hda = container_of(chip, struct hda_intel, chip);
2013 2014 2015 2016 2017

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
2018
		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2019 2020 2021 2022
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
2023 2024
		dev_info(card->dev, "VGA controller is disabled\n");
		dev_info(card->dev, "Delaying initialization\n");
2025 2026 2027
		chip->disabled = true;
	}

2028
	schedule_probe = !chip->disabled;
L
Linus Torvalds 已提交
2029

2030 2031
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
2032 2033
		dev_info(card->dev, "Applying patch firmware '%s'\n",
			 patch[dev]);
2034 2035 2036
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
2037 2038
		if (err < 0)
			goto out_free;
2039
		schedule_probe = false; /* continued in azx_firmware_cb() */
2040 2041 2042
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

2043
#ifndef CONFIG_SND_HDA_I915
2044 2045
	if (CONTROLLER_IN_GPU(pci))
		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2046 2047
#endif

2048
	if (schedule_probe)
2049
		schedule_work(&hda->probe_work);
2050 2051

	dev++;
2052
	if (chip->disabled)
2053
		complete_all(&hda->probe_wait);
2054 2055 2056 2057 2058 2059 2060
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

2061 2062 2063 2064 2065 2066
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
	[AZX_DRIVER_NVIDIA] = 8,
	[AZX_DRIVER_TERA] = 1,
};

2067
static int azx_probe_continue(struct azx *chip)
2068
{
2069
	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2070
	struct hdac_bus *bus = azx_bus(chip);
W
Wang Xingchao 已提交
2071
	struct pci_dev *pci = chip->pci;
2072 2073 2074
	int dev = chip->dev_index;
	int err;

2075
	hda->probe_continued = 1;
2076 2077 2078 2079 2080 2081

	/* Request display power well for the HDA controller or codec. For
	 * Haswell/Broadwell, both the display HDA controller and codec need
	 * this power. For other platforms, like Baytrail/Braswell, only the
	 * display codec needs the power and it can be released after probe.
	 */
2082
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2083 2084
		/* HSW/BDW controllers need this power */
		if (CONTROLLER_IN_GPU(pci))
2085 2086
			hda->need_i915_power = 1;

2087
		err = snd_hdac_i915_init(bus);
2088 2089 2090 2091 2092 2093
		if (err < 0) {
			/* if the controller is bound only with HDMI/DP
			 * (for HSW and BDW), we need to abort the probe;
			 * for other chips, still continue probing as other
			 * codecs can be on the same link.
			 */
2094 2095 2096
			if (CONTROLLER_IN_GPU(pci)) {
				dev_err(chip->card->dev,
					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2097
				goto out_free;
2098
			} else
2099 2100
				goto skip_i915;
		}
2101

2102
		err = snd_hdac_display_power(bus, true);
2103 2104 2105
		if (err < 0) {
			dev_err(chip->card->dev,
				"Cannot turn on display power on i915\n");
2106
			goto i915_power_fail;
2107
		}
2108 2109
	}

2110
 skip_i915:
2111 2112 2113 2114
	err = azx_first_init(chip);
	if (err < 0)
		goto out_free;

2115 2116 2117 2118
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
2119
	/* create codec instances */
2120
	err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
W
Wu Fengguang 已提交
2121 2122
	if (err < 0)
		goto out_free;
2123

2124
#ifdef CONFIG_SND_HDA_PATCH_LOADER
2125
	if (chip->fw) {
2126
		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2127
					 chip->fw->data);
2128 2129
		if (err < 0)
			goto out_free;
2130
#ifndef CONFIG_PM
2131 2132
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
2133
#endif
2134 2135
	}
#endif
2136
	if ((probe_only[dev] & 1) == 0) {
2137 2138 2139 2140
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
2141

2142
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
2143 2144
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
2145

2146
	chip->running = 1;
2147
	azx_add_card_list(chip);
2148
	snd_hda_set_power_save(&chip->bus, power_save * 1000);
2149
	if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
W
Wang Xingchao 已提交
2150
		pm_runtime_put_noidle(&pci->dev);
L
Linus Torvalds 已提交
2151

W
Wu Fengguang 已提交
2152
out_free:
2153 2154
	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL
		&& !hda->need_i915_power)
2155
		snd_hdac_display_power(bus, false);
2156 2157

i915_power_fail:
2158
	if (err < 0)
2159 2160
		hda->init_failed = 1;
	complete_all(&hda->probe_wait);
W
Wu Fengguang 已提交
2161
	return err;
L
Linus Torvalds 已提交
2162 2163
}

2164
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
2165
{
2166
	struct snd_card *card = pci_get_drvdata(pci);
2167 2168 2169 2170
	struct azx *chip;
	struct hda_intel *hda;

	if (card) {
2171
		/* cancel the pending probing work */
2172 2173
		chip = card->private_data;
		hda = container_of(chip, struct hda_intel, chip);
2174
		cancel_work_sync(&hda->probe_work);
2175

2176
		snd_card_free(card);
2177
	}
L
Linus Torvalds 已提交
2178 2179
}

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
static void azx_shutdown(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip;

	if (!card)
		return;
	chip = card->private_data;
	if (chip && chip->running)
		azx_stop_chip(chip);
}

L
Linus Torvalds 已提交
2192
/* PCI IDs */
2193
static const struct pci_device_id azx_ids[] = {
2194
	/* CPT */
2195
	{ PCI_DEVICE(0x8086, 0x1c20),
2196
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2197
	/* PBG */
2198
	{ PCI_DEVICE(0x8086, 0x1d20),
2199
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2200
	/* Panther Point */
2201
	{ PCI_DEVICE(0x8086, 0x1e20),
2202
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2203 2204
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
2205
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2206 2207 2208
	/* 9 Series */
	{ PCI_DEVICE(0x8086, 0x8ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2209 2210 2211 2212 2213
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2214 2215 2216 2217 2218
	/* Lewisburg */
	{ PCI_DEVICE(0x8086, 0xa1f0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0xa270),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2219 2220
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
2221
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2222 2223
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
2224
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2225 2226 2227
	/* Wildcat Point-LP */
	{ PCI_DEVICE(0x8086, 0x9ca0),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2228 2229
	/* Sunrise Point */
	{ PCI_DEVICE(0x8086, 0xa170),
2230
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2231 2232
	/* Sunrise Point-LP */
	{ PCI_DEVICE(0x8086, 0x9d70),
2233
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2234 2235 2236
	/* Broxton-P(Apollolake) */
	{ PCI_DEVICE(0x8086, 0x5a98),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON },
2237
	/* Haswell */
2238
	{ PCI_DEVICE(0x8086, 0x0a0c),
2239
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2240
	{ PCI_DEVICE(0x8086, 0x0c0c),
2241
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2242
	{ PCI_DEVICE(0x8086, 0x0d0c),
2243
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2244 2245
	/* Broadwell */
	{ PCI_DEVICE(0x8086, 0x160c),
2246
	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2247 2248
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
2249
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2250
	/* Poulsbo */
2251
	{ PCI_DEVICE(0x8086, 0x811b),
2252
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2253
	/* Oaktrail */
2254
	{ PCI_DEVICE(0x8086, 0x080a),
2255
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2256 2257
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
2258
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2259 2260
	/* Braswell */
	{ PCI_DEVICE(0x8086, 0x2284),
2261
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2262
	/* ICH6 */
2263
	{ PCI_DEVICE(0x8086, 0x2668),
2264 2265
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH7 */
2266
	{ PCI_DEVICE(0x8086, 0x27d8),
2267 2268
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ESB2 */
2269
	{ PCI_DEVICE(0x8086, 0x269a),
2270 2271
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH8 */
2272
	{ PCI_DEVICE(0x8086, 0x284b),
2273 2274
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2275
	{ PCI_DEVICE(0x8086, 0x293e),
2276 2277
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH9 */
2278
	{ PCI_DEVICE(0x8086, 0x293f),
2279 2280
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2281
	{ PCI_DEVICE(0x8086, 0x3a3e),
2282 2283
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
	/* ICH10 */
2284
	{ PCI_DEVICE(0x8086, 0x3a6e),
2285
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2286 2287 2288 2289
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2290
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2291 2292 2293 2294 2295 2296 2297 2298
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2299
	/* ATI HDMI */
2300 2301
	{ PCI_DEVICE(0x1002, 0x1308),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2302 2303
	{ PCI_DEVICE(0x1002, 0x157a),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2304 2305 2306 2307 2308 2309 2310 2311
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2312 2313
	{ PCI_DEVICE(0x1002, 0x9840),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349
	{ PCI_DEVICE(0x1002, 0xaa50),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa58),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa60),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa68),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa80),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa88),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa90),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa98),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2350
	{ PCI_DEVICE(0x1002, 0x9902),
2351
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2352
	{ PCI_DEVICE(0x1002, 0xaaa0),
2353
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2354
	{ PCI_DEVICE(0x1002, 0xaaa8),
2355
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2356
	{ PCI_DEVICE(0x1002, 0xaab0),
2357
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2358 2359
	{ PCI_DEVICE(0x1002, 0xaac0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2360 2361
	{ PCI_DEVICE(0x1002, 0xaac8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2362 2363 2364 2365
	{ PCI_DEVICE(0x1002, 0xaad8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
	{ PCI_DEVICE(0x1002, 0xaae8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2366
	/* VIA VT8251/VT8237A */
2367
	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2368 2369 2370 2371
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2372 2373 2374 2375 2376
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
2377 2378 2379
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2380
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2381
	/* Teradici */
2382 2383
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2384 2385
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2386
	/* Creative X-Fi (CA0110-IBG) */
2387 2388 2389 2390 2391
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
T
Takashi Iwai 已提交
2392
#if !IS_ENABLED(CONFIG_SND_CTXFI)
2393 2394 2395 2396
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
2397 2398 2399
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2400
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2401
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2402 2403
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
2404 2405
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2406
	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2407
#endif
2408 2409 2410
	/* CM8888 */
	{ PCI_DEVICE(0x13f6, 0x5011),
	  .driver_data = AZX_DRIVER_CMEDIA |
2411
	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2412 2413
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2414 2415
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2416
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2417 2418 2419
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2420
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2421 2422 2423
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
2424
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
2425 2426 2427 2428 2429
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
2430
static struct pci_driver azx_driver = {
2431
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
2432 2433
	.id_table = azx_ids,
	.probe = azx_probe,
2434
	.remove = azx_remove,
2435
	.shutdown = azx_shutdown,
2436 2437 2438
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
2439 2440
};

2441
module_pci_driver(azx_driver);