hda_intel.c 95.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48 49 50 51 52 53
#include <linux/io.h>
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
54 55
#include <sound/core.h>
#include <sound/initval.h>
56
#include <linux/vgaarb.h>
57
#include <linux/vga_switcheroo.h>
58
#include <linux/firmware.h>
L
Linus Torvalds 已提交
59 60 61
#include "hda_codec.h"


62 63
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
64
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
65 66
static char *model[SNDRV_CARDS];
static int position_fix[SNDRV_CARDS];
67
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
68
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
69
static int probe_only[SNDRV_CARDS];
70
static bool single_cmd;
T
Takashi Iwai 已提交
71
static int enable_msi = -1;
72 73 74
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
75
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
76
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
77 78
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
79

80
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
81
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
82
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
83
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
84 85 86
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
87
MODULE_PARM_DESC(model, "Use the given board model.");
88
module_param_array(position_fix, int, NULL, 0444);
89
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
90
		 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
91 92
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
93
module_param_array(probe_mask, int, NULL, 0444);
94
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
95
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
96
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
97
module_param(single_cmd, bool, 0444);
98 99
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
100
module_param(enable_msi, bint, 0444);
101
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
102 103 104 105
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
106
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
107
module_param_array(beep_mode, bool, NULL, 0444);
108
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
109
			    "(0=off, 1=on) (default=1).");
110
#endif
111

112
#ifdef CONFIG_SND_HDA_POWER_SAVE
113 114 115 116 117 118 119
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

120
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
121
module_param(power_save, xint, 0644);
122 123
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
124

125 126 127 128
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
129
static bool power_save_controller = 1;
130 131 132 133
module_param(power_save_controller, bool, 0644);
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
#endif

134 135
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
136 137 138
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
139 140 141 142 143 144 145 146 147 148 149
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
150 151 152
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
153
			 "{Intel, ICH7},"
154
			 "{Intel, ESB2},"
155
			 "{Intel, ICH8},"
156
			 "{Intel, ICH9},"
157
			 "{Intel, ICH10},"
158
			 "{Intel, PCH},"
159
			 "{Intel, CPT},"
160
			 "{Intel, PPT},"
161
			 "{Intel, LPT},"
162
			 "{Intel, LPT_LP},"
163
			 "{Intel, HPT},"
164
			 "{Intel, PBG},"
165
			 "{Intel, SCH},"
166
			 "{ATI, SB450},"
167
			 "{ATI, SB600},"
168
			 "{ATI, RS600},"
169
			 "{ATI, RS690},"
170 171
			 "{ATI, RS780},"
			 "{ATI, R600},"
172 173
			 "{ATI, RV630},"
			 "{ATI, RV610},"
174 175 176 177
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
178
			 "{VIA, VT8251},"
179
			 "{VIA, VT8237A},"
180 181
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
182 183
MODULE_DESCRIPTION("Intel HDA driver");

184 185 186
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
L
Linus Torvalds 已提交
187
#define SFX	"hda-intel: "
188
#endif
189

190 191 192 193 194 195 196
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
197 198 199 200
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
201 202 203 204 205
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
206 207 208 209 210
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
211
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
212 213
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
214 215 216
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
217
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
218 219
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
220
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
221 222
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
223 224 225
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
226 227
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
228
#define ICH6_REG_CORBCTL		0x4c
229 230
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
231
#define ICH6_REG_CORBSTS		0x4d
232
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
233 234 235 236 237
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
238
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
239 240
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
241 242 243
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
244
#define ICH6_REG_RIRBSTS		0x5d
245 246
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
282 283 284 285 286 287 288 289
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

290 291 292 293
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

294 295 296 297
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

298 299 300
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
301
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
302 303 304
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
305 306 307 308 309 310 311 312
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

313
/* STATESTS int mask: S3,SD2,SD1,SD0 */
314 315
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
316
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
317 318 319 320

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
321 322 323
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
324 325 326 327 328 329 330
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
331 332
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
333 334 335 336 337

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
338 339 340
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
341 342 343 344 345

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

346 347
/* position fix mode */
enum {
348
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
349
	POS_FIX_LPIB,
350
	POS_FIX_POSBUF,
351
	POS_FIX_VIACOMBO,
352
	POS_FIX_COMBO,
353
};
L
Linus Torvalds 已提交
354

355 356 357 358
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
359 360 361
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
362 363 364
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
365

T
Takashi Iwai 已提交
366 367 368 369
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

370 371 372 373 374
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

375 376
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
377

L
Linus Torvalds 已提交
378 379 380
/*
 */

381
struct azx_dev {
T
Takashi Iwai 已提交
382
	struct snd_dma_buffer bdl; /* BDL buffer */
383
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
384

385
	unsigned int bufsize;	/* size of the play buffer in bytes */
386
	unsigned int period_bytes; /* size of the period in bytes */
387 388
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
389 390
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
391

392
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
393

394
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
395 396

	/* pcm support */
397 398 399 400 401 402
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
403 404
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
405
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
406

407 408
	unsigned int opened :1;
	unsigned int running :1;
409
	unsigned int irq_pending :1;
410 411 412 413 414 415
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
416
	unsigned int wc_marked:1;
L
Linus Torvalds 已提交
417 418 419
};

/* CORB/RIRB */
420
struct azx_rb {
L
Linus Torvalds 已提交
421 422 423 424 425 426
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
427 428
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
429 430
};

431 432 433 434 435 436 437 438
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

439 440
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
441
	struct pci_dev *pci;
442
	int dev_index;
L
Linus Torvalds 已提交
443

444 445
	/* chip type specific */
	int driver_type;
446
	unsigned int driver_caps;
447 448 449 450 451 452
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
453 454 455 456 457 458 459
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
460
	struct mutex open_mutex;
L
Linus Torvalds 已提交
461

462
	/* streams (x num_streams) */
463
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
464 465

	/* PCM */
466
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
467 468 469

	/* HD codec */
	unsigned short codec_mask;
470
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
471
	struct hda_bus *bus;
472
	unsigned int beep_mode;
L
Linus Torvalds 已提交
473 474

	/* CORB/RIRB */
475 476
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
477

T
Takashi Iwai 已提交
478
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
479 480
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
481

482 483 484 485
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

486
	/* flags */
487
	int position_fix[2]; /* for both playback/capture streams */
488
	int poll_count;
489
	unsigned int running :1;
490 491 492
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
493
	unsigned int msi :1;
494
	unsigned int irq_pending_warned :1;
495
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
496
	unsigned int snoop:1;
497
	unsigned int align_buffer_size:1;
498 499 500 501 502 503
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
504 505

	/* for debugging */
506
	unsigned int last_cmd[AZX_MAX_CODECS];
507 508 509

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
510 511 512

	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
513 514 515

	/* card list (for power_save trigger) */
	struct list_head list;
L
Linus Torvalds 已提交
516 517
};

518 519 520
/* driver types */
enum {
	AZX_DRIVER_ICH,
521
	AZX_DRIVER_PCH,
522
	AZX_DRIVER_SCH,
523
	AZX_DRIVER_ATI,
524
	AZX_DRIVER_ATIHDMI,
525
	AZX_DRIVER_ATIHDMI_NS,
526 527 528
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
529
	AZX_DRIVER_NVIDIA,
530
	AZX_DRIVER_TERA,
531
	AZX_DRIVER_CTX,
532
	AZX_DRIVER_CTHDA,
533
	AZX_DRIVER_GENERIC,
534
	AZX_NUM_DRIVERS, /* keep this as last entry */
535 536
};

537 538 539 540 541 542 543 544 545 546 547 548 549 550
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
551
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
552
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
553
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
554
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
555
#define AZX_DCAPS_POSFIX_COMBO  (1 << 24)	/* Use COMBO as default */
556 557 558 559 560 561 562 563 564 565 566 567

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
568 569
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
	 AZX_DCAPS_ALIGN_BUFSIZE)
570

571 572 573
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

574 575 576 577
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
578 579 580 581 582 583
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
584 585 586 587 588 589 590 591
#define DELAYED_INIT_MARK
#define DELAYED_INITDATA_MARK
#else
#define DELAYED_INIT_MARK	__devinit
#define DELAYED_INITDATA_MARK	__devinitdata
#endif

static char *driver_short_names[] DELAYED_INITDATA_MARK = {
592
	[AZX_DRIVER_ICH] = "HDA Intel",
593
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
594
	[AZX_DRIVER_SCH] = "HDA Intel MID",
595
	[AZX_DRIVER_ATI] = "HDA ATI SB",
596
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
597
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
598 599
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
600 601
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
602
	[AZX_DRIVER_TERA] = "HDA Teradici", 
603
	[AZX_DRIVER_CTX] = "HDA Creative", 
604
	[AZX_DRIVER_CTHDA] = "HDA Creative",
605
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
606 607
};

L
Linus Torvalds 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
638
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
639

T
Takashi Iwai 已提交
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
#ifdef CONFIG_X86
static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
{
	if (azx_snoop(chip))
		return;
	if (addr && size) {
		int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
		if (on)
			set_memory_wc((unsigned long)addr, pages);
		else
			set_memory_wb((unsigned long)addr, pages);
	}
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
	__mark_pages_wc(chip, buf->area, buf->bytes, on);
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
	if (azx_dev->wc_marked != on) {
		__mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
}
#endif

679
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
680
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
681 682 683 684 685 686 687
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
688
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
689 690 691 692
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
693 694
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
695 696 697 698 699
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
		snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
		return err;
	}
T
Takashi Iwai 已提交
700
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
701 702 703
	return 0;
}

704
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
705
{
706
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
707 708 709 710
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
711
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
712

713 714
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
715 716 717
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
718
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
719
	/* enable corb dma */
720
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
721 722 723 724

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
725 726
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
727
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
728
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
729

730 731
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
732
	/* reset the rirb hw write pointer */
733
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
734
	/* set N=1, get RIRB response interrupt for new entry */
735
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
736 737 738
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
739 740
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
741
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
742 743
}

744
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
745
{
746
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
747 748 749
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
750
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
751 752
}

753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
775 776 777
}

/* send a command */
778
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
779
{
780
	struct azx *chip = bus->private_data;
781
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
782 783
	unsigned int wp;

784 785
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
786 787 788 789 790
	/* add command to corb */
	wp = azx_readb(chip, CORBWP);
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

791
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
792 793
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
794

L
Linus Torvalds 已提交
795 796 797 798 799 800 801 802
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
803
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
804 805
{
	unsigned int rp, wp;
806
	unsigned int addr;
L
Linus Torvalds 已提交
807 808 809 810 811 812
	u32 res, res_ex;

	wp = azx_readb(chip, RIRBWP);
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
813

L
Linus Torvalds 已提交
814 815 816 817 818 819 820
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
821
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
822 823
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
824 825
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
826
			smp_wmb();
827
			chip->rirb.cmds[addr]--;
828 829 830 831 832
		} else
			snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
				   "last cmd=%#08x\n",
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
833 834 835 836
	}
}

/* receive a response */
837 838
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
839
{
840
	struct azx *chip = bus->private_data;
841
	unsigned long timeout;
842
	unsigned long loopcounter;
843
	int do_poll = 0;
L
Linus Torvalds 已提交
844

845 846
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
847 848

	for (loopcounter = 0;; loopcounter++) {
849
		if (chip->polling_mode || do_poll) {
850 851 852 853
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
854
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
855
			smp_rmb();
856
			bus->rirb_error = 0;
857 858 859

			if (!do_poll)
				chip->poll_count = 0;
860
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
861
		}
862 863
		if (time_after(jiffies, timeout))
			break;
864
		if (bus->needs_damn_long_delay || loopcounter > 3000)
865 866 867 868 869
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
870
	}
871

872 873 874 875 876 877 878 879 880 881
	if (!chip->polling_mode && chip->poll_count < 2) {
		snd_printdd(SFX "azx_get_response timeout, "
			   "polling the codec once: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


882 883 884 885 886 887 888 889
	if (!chip->polling_mode) {
		snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
			   "switching to polling mode: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
		chip->polling_mode = 1;
		goto again;
	}

890
	if (chip->msi) {
891
		snd_printk(KERN_WARNING SFX "No response from codec, "
892 893
			   "disabling MSI: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
894 895 896 897
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
898 899
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
900
			return -1;
901
		}
902 903 904
		goto again;
	}

905 906 907 908 909 910 911 912
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

913 914 915
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
916
	bus->rirb_error = 1;
917
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
918 919 920 921 922 923
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
924
		   chip->last_cmd[addr]);
925 926
	chip->single_cmd = 1;
	bus->response_reset = 0;
927
	/* release CORB/RIRB */
928
	azx_free_cmd_io(chip);
929 930
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
931
	return -1;
L
Linus Torvalds 已提交
932 933 934 935 936 937 938 939 940 941 942 943
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

944
/* receive a response */
945
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
946 947 948 949 950 951 952
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
953
			chip->rirb.res[addr] = azx_readl(chip, IR);
954 955 956 957 958 959 960
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
		snd_printd(SFX "get_response timeout: IRS=0x%x\n",
			   azx_readw(chip, IRS));
961
	chip->rirb.res[addr] = -1;
962 963 964
	return -EIO;
}

L
Linus Torvalds 已提交
965
/* send a command */
966
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
967
{
968
	struct azx *chip = bus->private_data;
969
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
970 971
	int timeout = 50;

972
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
973 974
	while (timeout--) {
		/* check ICB busy bit */
975
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
976
			/* Clear IRV valid bit */
977 978
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
979
			azx_writel(chip, IC, val);
980 981
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
982
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
983 984 985
		}
		udelay(1);
	}
986 987 988
	if (printk_ratelimit())
		snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
989 990 991 992
	return -EIO;
}

/* receive a response */
993 994
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
995
{
996
	struct azx *chip = bus->private_data;
997
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
998 999
}

1000 1001 1002 1003 1004 1005 1006 1007
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
1008
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
1009
{
1010
	struct azx *chip = bus->private_data;
1011

1012 1013
	if (chip->disabled)
		return 0;
1014
	chip->last_cmd[azx_command_addr(val)] = val;
1015
	if (chip->single_cmd)
1016
		return azx_single_send_cmd(bus, val);
1017
	else
1018
		return azx_corb_send_cmd(bus, val);
1019 1020 1021
}

/* get a response */
1022 1023
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1024
{
1025
	struct azx *chip = bus->private_data;
1026 1027
	if (chip->disabled)
		return 0;
1028
	if (chip->single_cmd)
1029
		return azx_single_get_response(bus, addr);
1030
	else
1031
		return azx_rirb_get_response(bus, addr);
1032 1033
}

1034
#ifdef CONFIG_SND_HDA_POWER_SAVE
1035
static void azx_power_notify(struct hda_bus *bus);
1036
#endif
1037

L
Linus Torvalds 已提交
1038
/* reset codec link */
1039
static int azx_reset(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1040 1041 1042
{
	int count;

1043 1044 1045
	if (!full_reset)
		goto __skip;

1046 1047 1048
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

	count = 50;
	while (azx_readb(chip, GCTL) && --count)
		msleep(1);

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
	msleep(1);

	/* Bring controller out of reset */
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

	count = 50;
1065
	while (!azx_readb(chip, GCTL) && --count)
L
Linus Torvalds 已提交
1066 1067
		msleep(1);

1068
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
L
Linus Torvalds 已提交
1069 1070
	msleep(1);

1071
      __skip:
L
Linus Torvalds 已提交
1072
	/* check to see if controller is ready */
1073
	if (!azx_readb(chip, GCTL)) {
1074
		snd_printd(SFX "azx_reset: controller not ready!\n");
L
Linus Torvalds 已提交
1075 1076 1077
		return -EBUSY;
	}

M
Matt 已提交
1078
	/* Accept unsolicited responses */
1079 1080 1081
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1082

L
Linus Torvalds 已提交
1083
	/* detect codecs */
1084
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1085
		chip->codec_mask = azx_readw(chip, STATESTS);
1086
		snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
L
Linus Torvalds 已提交
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1098
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1099 1100 1101 1102 1103 1104 1105
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1106
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1107 1108 1109 1110
{
	int i;

	/* disable interrupts in stream descriptor */
1111
	for (i = 0; i < chip->num_streams; i++) {
1112
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1126
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1127 1128 1129 1130
{
	int i;

	/* clear stream status */
1131
	for (i = 0; i < chip->num_streams; i++) {
1132
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1147
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1148
{
1149 1150 1151 1152 1153
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1154
	/* enable SIE */
1155 1156
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1157 1158 1159 1160 1161
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1162 1163
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1164 1165 1166 1167
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1168 1169 1170 1171 1172 1173
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1174
	/* disable SIE */
1175 1176
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1177 1178 1179 1180
}


/*
1181
 * reset and start the controller registers
L
Linus Torvalds 已提交
1182
 */
1183
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1184
{
1185 1186
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1187 1188

	/* reset controller */
1189
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1190 1191 1192 1193 1194 1195

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1196 1197
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1198

1199 1200
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1201
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1202

1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1226 1227
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1228
	 */
1229
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1230
		snd_printdd(SFX "Clearing TCSEL\n");
1231
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1232
	}
1233

1234 1235 1236 1237
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
T
Takashi Iwai 已提交
1238
		snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
1239
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1240 1241
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1242 1243 1244 1245
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
T
Takashi Iwai 已提交
1246
		snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
1247 1248 1249
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1250 1251 1252 1253 1254 1255
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1256 1257 1258 1259
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1260
		unsigned short snoop;
T
Takashi Iwai 已提交
1261
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1262 1263 1264 1265 1266 1267
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1268 1269 1270
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
T
Takashi Iwai 已提交
1271 1272 1273
		snd_printdd(SFX "SCH snoop: %s\n",
				(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1274
        }
L
Linus Torvalds 已提交
1275 1276 1277
}


1278 1279
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1280 1281 1282
/*
 * interrupt handler
 */
1283
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1284
{
1285 1286
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1287
	u32 status;
1288
	u8 sd_status;
1289
	int i, ok;
L
Linus Torvalds 已提交
1290 1291 1292

	spin_lock(&chip->reg_lock);

1293 1294
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1295
		return IRQ_NONE;
1296
	}
1297

L
Linus Torvalds 已提交
1298 1299 1300 1301 1302 1303
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1304
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1305 1306
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1307
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1308
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1309 1310
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1311 1312
				continue;
			/* check whether this IRQ is really acceptable */
1313 1314
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1315
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1316 1317 1318
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1319
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1320 1321
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1322 1323
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1324 1325 1326 1327 1328 1329 1330
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1331
		if (status & RIRB_INT_RESPONSE) {
1332
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1333
				udelay(80);
L
Linus Torvalds 已提交
1334
			azx_update_rirb(chip);
1335
		}
L
Linus Torvalds 已提交
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1350 1351 1352
/*
 * set up a BDL entry
 */
1353 1354
static int setup_bdle(struct azx *chip,
		      struct snd_pcm_substream *substream,
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1367
		addr = snd_pcm_sgbuf_get_addr(substream, ofs);
1368 1369
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1370
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1371
		/* program the size field of the BDL entry */
T
Takashi Iwai 已提交
1372
		chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
1373 1374 1375 1376 1377 1378
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1393 1394 1395
/*
 * set up BDL entries
 */
1396 1397
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1398
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1399
{
T
Takashi Iwai 已提交
1400 1401
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1402
	int pos_adj;
L
Linus Torvalds 已提交
1403 1404 1405 1406 1407

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1408
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1409 1410
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1411
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1412 1413 1414
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1415 1416
	pos_adj = bdl_pos_adj[chip->dev_index];
	if (pos_adj > 0) {
1417
		struct snd_pcm_runtime *runtime = substream->runtime;
1418
		int pos_align = pos_adj;
1419
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1420
		if (!pos_adj)
1421 1422 1423 1424
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1425 1426
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1427
			snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
1428
				   bdl_pos_adj[chip->dev_index]);
1429 1430
			pos_adj = 0;
		} else {
1431
			ofs = setup_bdle(chip, substream, azx_dev,
1432 1433
					 &bdl, ofs, pos_adj,
					 !substream->runtime->no_period_wakeup);
1434 1435
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1436
		}
1437 1438
	} else
		pos_adj = 0;
1439 1440
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1441
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1442 1443
					 period_bytes - pos_adj, 0);
		else
1444
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1445 1446
					 period_bytes,
					 !substream->runtime->no_period_wakeup);
1447 1448
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1449
	}
T
Takashi Iwai 已提交
1450
	return 0;
1451 1452

 error:
1453
	snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
1454 1455
		   azx_dev->bufsize, period_bytes);
	return -EINVAL;
L
Linus Torvalds 已提交
1456 1457
}

1458 1459
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1460 1461 1462 1463
{
	unsigned char val;
	int timeout;

1464 1465
	azx_stream_clear(chip, azx_dev);

1466 1467
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1482 1483 1484

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1485
}
L
Linus Torvalds 已提交
1486

1487 1488 1489 1490 1491
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1492
	unsigned int val;
1493 1494
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1495
	/* program the stream_tag */
T
Takashi Iwai 已提交
1496 1497 1498 1499 1500 1501
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1515
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1516
	/* upper BDL address */
T
Takashi Iwai 已提交
1517
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1518

1519
	/* enable the position buffer */
1520 1521
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1522 1523 1524 1525
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1526

L
Linus Torvalds 已提交
1527
	/* set the interrupt enable bits in the descriptor control register */
1528 1529
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1530 1531 1532 1533

	return 0;
}

1534 1535 1536 1537 1538 1539 1540 1541 1542
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1543
	mutex_lock(&chip->bus->cmd_mutex);
1544 1545
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1546
	res = azx_get_response(chip->bus, addr);
1547
	chip->probing = 0;
1548
	mutex_unlock(&chip->bus->cmd_mutex);
1549 1550
	if (res == -1)
		return -EIO;
1551
	snd_printdd(SFX "codec #%d probed OK\n", addr);
1552 1553 1554
	return 0;
}

1555 1556
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1557
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1558

1559 1560 1561 1562 1563 1564
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1565
	azx_init_chip(chip, 1);
1566
#ifdef CONFIG_PM
1567
	if (chip->initialized) {
1568 1569 1570
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1571 1572 1573
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1574
#endif
1575 1576 1577
	bus->in_reset = 0;
}

L
Linus Torvalds 已提交
1578 1579 1580 1581
/*
 * Codec initialization
 */

1582
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1583
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
1584
	[AZX_DRIVER_NVIDIA] = 8,
1585
	[AZX_DRIVER_TERA] = 1,
1586 1587
};

1588
static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1589 1590
{
	struct hda_bus_template bus_temp;
1591 1592
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1593 1594 1595 1596 1597

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1598 1599
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1600
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1601
	bus_temp.ops.bus_reset = azx_bus_reset;
1602
#ifdef CONFIG_SND_HDA_POWER_SAVE
1603
	bus_temp.power_save = &power_save;
1604 1605
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
L
Linus Torvalds 已提交
1606

1607 1608
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1609 1610
		return err;

1611 1612
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
		snd_printd(SFX "Enable delay in RIRB handling\n");
1613
		chip->bus->needs_damn_long_delay = 1;
1614
	}
1615

1616
	codecs = 0;
1617 1618
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1619
		max_slots = AZX_DEFAULT_CODECS;
1620 1621 1622

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1623
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1624 1625 1626 1627
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1628 1629
				snd_printk(KERN_WARNING SFX
					   "Codec #%d probe error; "
1630 1631 1632 1633
					   "disabling it...\n", c);
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1634
				 * and disturbs the further communications.
1635 1636 1637 1638 1639
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1640
				azx_init_chip(chip, 1);
1641 1642 1643 1644
			}
		}
	}

1645 1646 1647 1648
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1649 1650
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
		snd_printd(SFX "Enable sync_write for stable communication\n");
1651 1652 1653 1654
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1655
	/* Then create codec instances */
1656
	for (c = 0; c < max_slots; c++) {
1657
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1658
			struct hda_codec *codec;
1659
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1660 1661
			if (err < 0)
				continue;
1662
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1663
			codecs++;
1664 1665 1666
		}
	}
	if (!codecs) {
L
Linus Torvalds 已提交
1667 1668 1669
		snd_printk(KERN_ERR SFX "no codecs initialized\n");
		return -ENXIO;
	}
1670 1671
	return 0;
}
L
Linus Torvalds 已提交
1672

1673 1674 1675 1676 1677 1678 1679
/* configure each codec instance */
static int __devinit azx_codec_configure(struct azx *chip)
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1680 1681 1682 1683 1684 1685 1686 1687 1688
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1689 1690
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1691
{
1692
	int dev, i, nums;
1693
	struct azx_dev *res = NULL;
1694 1695 1696
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1697 1698

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1699 1700 1701 1702 1703 1704 1705
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
	for (i = 0; i < nums; i++, dev++)
1706
		if (!chip->azx_dev[dev].opened) {
1707
			res = &chip->azx_dev[dev];
1708
			if (res->assigned_key == key)
1709
				break;
L
Linus Torvalds 已提交
1710
		}
1711 1712
	if (res) {
		res->opened = 1;
1713
		res->assigned_key = key;
1714 1715
	}
	return res;
L
Linus Torvalds 已提交
1716 1717 1718
}

/* release the assigned stream */
1719
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1720 1721 1722 1723
{
	azx_dev->opened = 0;
}

1724
static struct snd_pcm_hardware azx_pcm_hw = {
1725 1726
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1727 1728
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1729 1730
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1731
				 SNDRV_PCM_INFO_PAUSE |
1732 1733
				 SNDRV_PCM_INFO_SYNC_START |
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1748
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1749 1750 1751
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1752 1753 1754
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1755 1756
	unsigned long flags;
	int err;
1757
	int buff_step;
L
Linus Torvalds 已提交
1758

1759
	mutex_lock(&chip->open_mutex);
1760
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1761
	if (azx_dev == NULL) {
1762
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1763 1764 1765 1766 1767 1768 1769 1770 1771
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1772
	if (chip->align_buffer_size)
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

1787
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1788
				   buff_step);
1789
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1790
				   buff_step);
1791
	snd_hda_power_up_d3wait(apcm->codec);
1792 1793
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
1794
		azx_release_device(azx_dev);
1795
		snd_hda_power_down(apcm->codec);
1796
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1797 1798
		return err;
	}
1799
	snd_pcm_limit_hw_rates(runtime);
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
L
Linus Torvalds 已提交
1811 1812 1813 1814 1815 1816
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
1817
	snd_pcm_set_sync(substream);
1818
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1819 1820 1821
	return 0;
}

1822
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1823 1824 1825
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1826 1827
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1828 1829
	unsigned long flags;

1830
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
1831 1832 1833 1834 1835 1836
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
1837
	snd_hda_power_down(apcm->codec);
1838
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1839 1840 1841
	return 0;
}

1842 1843
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
1844
{
T
Takashi Iwai 已提交
1845 1846 1847
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
1848
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1849
	int ret;
1850

T
Takashi Iwai 已提交
1851
	mark_runtime_wc(chip, azx_dev, runtime, false);
1852 1853 1854
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
1855
	ret = snd_pcm_lib_malloc_pages(substream,
1856
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
1857 1858 1859 1860
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, runtime, true);
	return ret;
L
Linus Torvalds 已提交
1861 1862
}

1863
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1864 1865
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1866
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1867 1868
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1869 1870 1871 1872 1873 1874
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
1875 1876 1877
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
L
Linus Torvalds 已提交
1878

1879
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
1880

T
Takashi Iwai 已提交
1881
	mark_runtime_wc(chip, azx_dev, runtime, false);
L
Linus Torvalds 已提交
1882 1883 1884
	return snd_pcm_lib_free_pages(substream);
}

1885
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1886 1887
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1888 1889
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1890
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1891
	struct snd_pcm_runtime *runtime = substream->runtime;
1892
	unsigned int bufsize, period_bytes, format_val, stream_tag;
1893
	int err;
1894 1895 1896
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
1897

1898
	azx_stream_reset(chip, azx_dev);
1899 1900 1901
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
1902
						hinfo->maxbps,
1903
						ctls);
1904
	if (!format_val) {
1905 1906
		snd_printk(KERN_ERR SFX
			   "invalid format_val, rate=%d, ch=%d, format=%d\n",
L
Linus Torvalds 已提交
1907 1908 1909 1910
			   runtime->rate, runtime->channels, runtime->format);
		return -EINVAL;
	}

1911 1912 1913
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

1914
	snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
		    bufsize, format_val);

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
	    format_val != azx_dev->format_val) {
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
			return err;
	}

1928 1929 1930
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
1931 1932 1933 1934 1935 1936
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

1937 1938
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
1939
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
1940 1941 1942
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
	return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
1943
				     azx_dev->format_val, substream);
L
Linus Torvalds 已提交
1944 1945
}

1946
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
1947 1948
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1949
	struct azx *chip = apcm->chip;
1950 1951
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
1952
	int rstart = 0, start, nsync = 0, sbits = 0;
1953
	int nwait, timeout;
L
Linus Torvalds 已提交
1954 1955

	switch (cmd) {
1956 1957
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
1958 1959
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
1960
		start = 1;
L
Linus Torvalds 已提交
1961 1962
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1963
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
1964
	case SNDRV_PCM_TRIGGER_STOP:
1965
		start = 0;
L
Linus Torvalds 已提交
1966 1967
		break;
	default:
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
	if (nsync > 1) {
		/* first, set SYNC bits of corresponding streams */
1983 1984 1985 1986 1987
		if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
			azx_writel(chip, OLD_SSYNC,
				   azx_readl(chip, OLD_SSYNC) | sbits);
		else
			azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
1988 1989 1990 1991 1992
	}
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
1993 1994 1995 1996 1997
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
1998
			azx_stream_start(chip, azx_dev);
1999
		} else {
2000
			azx_stream_stop(chip, azx_dev);
2001
		}
2002
		azx_dev->running = start;
L
Linus Torvalds 已提交
2003 2004
	}
	spin_unlock(&chip->reg_lock);
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	if (start) {
		if (nsync == 1)
			return 0;
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2039
	}
2040 2041 2042
	if (nsync > 1) {
		spin_lock(&chip->reg_lock);
		/* reset SYNC bits */
2043 2044 2045 2046 2047
		if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
			azx_writel(chip, OLD_SSYNC,
				   azx_readl(chip, OLD_SSYNC) & ~sbits);
		else
			azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2048 2049 2050
		spin_unlock(&chip->reg_lock);
	}
	return 0;
L
Linus Torvalds 已提交
2051 2052
}

2053 2054 2055 2056 2057 2058 2059 2060 2061
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2062
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2109
static unsigned int azx_get_position(struct azx *chip,
2110 2111
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2112 2113
{
	unsigned int pos;
2114
	int stream = azx_dev->substream->stream;
L
Linus Torvalds 已提交
2115

2116 2117 2118 2119 2120 2121
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2122
		pos = azx_via_get_position(chip, azx_dev);
2123 2124 2125 2126
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2127
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2138
	}
2139

L
Linus Torvalds 已提交
2140 2141
	if (pos >= azx_dev->bufsize)
		pos = 0;
2142 2143 2144 2145 2146 2147 2148 2149 2150
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2151
			       azx_get_position(chip, azx_dev, false));
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2165
	u32 wallclk;
2166
	unsigned int pos;
2167
	int stream;
2168

2169 2170
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2171 2172
		return -1;	/* bogus (too early) interrupt */

2173
	stream = azx_dev->substream->stream;
2174
	pos = azx_get_position(chip, azx_dev, true);
2175

2176 2177
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2178
		return -1; /* this shouldn't happen! */
2179
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2180 2181 2182
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2183
	azx_dev->start_wallclk += wallclk;
2184 2185 2186 2187 2188 2189 2190 2191 2192
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2193
	int i, pending, ok;
2194

2195 2196 2197 2198 2199 2200 2201 2202
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2203 2204 2205 2206 2207 2208 2209 2210 2211
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2212 2213
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2214 2215 2216 2217
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2218 2219
			} else if (ok < 0) {
				pending = 0;	/* too early */
2220 2221 2222 2223 2224 2225
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2226
		msleep(1);
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2239 2240
}

T
Takashi Iwai 已提交
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2255
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2256 2257 2258 2259 2260 2261 2262 2263
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
T
Takashi Iwai 已提交
2264
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2265
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2266 2267
};

2268
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2269
{
2270 2271
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2272
		list_del(&apcm->list);
2273 2274
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2275 2276
}

2277 2278
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2279
static int
2280 2281
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2282
{
2283
	struct azx *chip = bus->private_data;
2284
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2285
	struct azx_pcm *apcm;
2286
	int pcm_dev = cpcm->device;
2287
	unsigned int size;
2288
	int s, err;
L
Linus Torvalds 已提交
2289

2290 2291 2292 2293 2294
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
			snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
			return -EBUSY;
		}
2295 2296 2297 2298
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2299 2300 2301
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2302
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2303
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2304 2305 2306
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2307
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2308 2309 2310
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2311 2312
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2313
	list_add_tail(&apcm->list, &chip->pcm_list);
2314 2315 2316 2317 2318 2319 2320
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2321 2322 2323
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2324
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2325
					      snd_dma_pci_data(chip->pci),
2326
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2327 2328 2329 2330 2331 2332
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2333
static int __devinit azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2334 2335 2336 2337 2338 2339 2340 2341
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2342
static int __devinit azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2343 2344 2345 2346
{
	int i;

	/* initialize each stream (aka device)
2347 2348
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2349
	 */
2350
	for (i = 0; i < chip->num_streams; i++) {
2351
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2352
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2365 2366
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2367 2368
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2369
			KBUILD_MODNAME, chip)) {
2370 2371 2372 2373 2374 2375 2376
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2377
	pci_intx(chip->pci, !chip->msi);
2378 2379 2380
	return 0;
}

L
Linus Torvalds 已提交
2381

2382 2383
static void azx_stop_chip(struct azx *chip)
{
2384
	if (!chip->initialized)
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

#ifdef CONFIG_SND_HDA_POWER_SAVE
/* power-up/down the controller */
2403
static void azx_power_notify(struct hda_bus *bus)
2404
{
2405
	struct azx *chip = bus->private_data;
2406 2407 2408
	struct hda_codec *c;
	int power_on = 0;

2409
	list_for_each_entry(c, &bus->codec_list, list) {
2410 2411 2412 2413 2414 2415
		if (c->power_on) {
			power_on = 1;
			break;
		}
	}
	if (power_on)
2416
		azx_init_chip(chip, 1);
W
Wu Fengguang 已提交
2417 2418
	else if (chip->running && power_save_controller &&
		 !bus->power_keep_link_on)
2419 2420
		azx_stop_chip(chip);
}
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2463 2464
#endif /* CONFIG_SND_HDA_POWER_SAVE */

2465
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2466 2467 2468
/*
 * power management
 */
2469
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2470
{
2471 2472
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2473
	struct azx *chip = card->private_data;
2474
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2475

T
Takashi Iwai 已提交
2476
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2477
	azx_clear_irq_pending(chip);
2478 2479
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2480
	if (chip->initialized)
2481
		snd_hda_suspend(chip->bus);
2482
	azx_stop_chip(chip);
2483
	if (chip->irq >= 0) {
2484
		free_irq(chip->irq, chip);
2485 2486
		chip->irq = -1;
	}
2487
	if (chip->msi)
2488
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2489 2490
	pci_disable_device(pci);
	pci_save_state(pci);
2491
	pci_set_power_state(pci, PCI_D3hot);
L
Linus Torvalds 已提交
2492 2493 2494
	return 0;
}

2495
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2496
{
2497 2498
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2499
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2500

2501 2502
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2503 2504 2505 2506 2507 2508 2509
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2510 2511 2512 2513
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2514
		return -EIO;
2515
	azx_init_pci(chip);
2516

2517
	azx_init_chip(chip, 1);
2518

L
Linus Torvalds 已提交
2519
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2520
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2521 2522
	return 0;
}
2523 2524 2525 2526
static SIMPLE_DEV_PM_OPS(azx_pm, azx_suspend, azx_resume);
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
2527
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
L
Linus Torvalds 已提交
2528 2529


T
Takashi Iwai 已提交
2530 2531 2532 2533 2534 2535
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2536
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

2553 2554 2555
static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);

2556
#ifdef SUPPORT_VGA_SWITCHEROO
2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
			if (azx_first_init(chip) < 0 ||
			    azx_probe_continue(chip) < 0) {
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
			   "%s %s via VGA-switcheroo\n",
			   disabled ? "Disabling" : "Enabling",
			   pci_name(chip->pci));
		if (disabled) {
2593
			azx_suspend(&pci->dev);
2594 2595 2596 2597 2598
			chip->disabled = true;
			snd_hda_lock_devices(chip->bus);
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
2599
			azx_resume(&pci->dev);
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

static void __devinit init_vga_switcheroo(struct azx *chip)
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

static int __devinit register_vga_switcheroo(struct azx *chip)
{
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
	return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
2650
#define check_hdmi_disabled(pci)	false
2651 2652
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
2653 2654 2655
/*
 * destructor
 */
2656
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
2657
{
T
Takashi Iwai 已提交
2658 2659
	int i;

2660 2661
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
2662 2663
	azx_notifier_unregister(chip);

2664 2665 2666 2667 2668 2669
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
		vga_switcheroo_unregister_client(chip->pci);
	}

2670
	if (chip->initialized) {
2671
		azx_clear_irq_pending(chip);
2672
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
2673
			azx_stream_stop(chip, &chip->azx_dev[i]);
2674
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
2675 2676
	}

2677
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
2678
		free_irq(chip->irq, (void*)chip);
2679
	if (chip->msi)
2680
		pci_disable_msi(chip->pci);
2681 2682
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
2683

T
Takashi Iwai 已提交
2684 2685
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
2686 2687
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
2688
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
2689
			}
T
Takashi Iwai 已提交
2690
	}
T
Takashi Iwai 已提交
2691 2692
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
2693
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
2694 2695 2696
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
2697
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
2698
	}
2699 2700
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
2701
	pci_disable_device(chip->pci);
2702
	kfree(chip->azx_dev);
2703 2704 2705 2706
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
L
Linus Torvalds 已提交
2707 2708 2709 2710 2711
	kfree(chip);

	return 0;
}

2712
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
2713 2714 2715 2716
{
	return azx_free(device->device_data);
}

2717
#ifdef SUPPORT_VGA_SWITCHEROO
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
2750
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
2751 2752 2753 2754 2755
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
2756
#endif /* SUPPORT_VGA_SWITCHEROO */
2757

2758 2759 2760
/*
 * white/black-listing for position_fix
 */
R
Ralf Baechle 已提交
2761
static struct snd_pci_quirk position_fix_list[] __devinitdata = {
T
Takashi Iwai 已提交
2762 2763
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2764
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
2765
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
2766
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
2767
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
2768
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
2769
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
2770
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
2771
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
2772
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
2773
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
2774
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
2775
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
2776 2777 2778 2779 2780 2781 2782
	{}
};

static int __devinit check_position_fix(struct azx *chip, int fix)
{
	const struct snd_pci_quirk *q;

2783 2784 2785
	switch (fix) {
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
2786
	case POS_FIX_VIACOMBO:
2787
	case POS_FIX_COMBO:
2788 2789 2790 2791 2792 2793 2794 2795 2796 2797
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
2798
	}
2799 2800

	/* Check VIA/ATI HD Audio Controller exist */
2801 2802
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
		snd_printd(SFX "Using VIACOMBO position fix\n");
2803
		return POS_FIX_VIACOMBO;
2804 2805 2806
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
		snd_printd(SFX "Using LPIB position fix\n");
2807
		return POS_FIX_LPIB;
2808
	}
2809 2810 2811 2812
	if (chip->driver_caps & AZX_DCAPS_POSFIX_COMBO) {
		snd_printd(SFX "Using COMBO position fix\n");
		return POS_FIX_COMBO;
	}
2813
	return POS_FIX_AUTO;
2814 2815
}

2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
/*
 * black-lists for probe_mask
 */
static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
2826 2827
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
2828 2829
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
2830
	/* forced codec slots */
2831
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
2832
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
2833 2834
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
2835 2836 2837
	{}
};

2838 2839
#define AZX_FORCE_CODEC_MASK	0x100

2840
static void __devinit check_probe_mask(struct azx *chip, int dev)
2841 2842 2843
{
	const struct snd_pci_quirk *q;

2844 2845
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
2846 2847 2848 2849 2850 2851
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
2852
			chip->codec_probe_mask = q->value;
2853 2854
		}
	}
2855 2856 2857 2858 2859 2860 2861 2862

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
2863 2864
}

2865
/*
T
Takashi Iwai 已提交
2866
 * white/black-list for enable_msi
2867
 */
T
Takashi Iwai 已提交
2868
static struct snd_pci_quirk msi_black_list[] __devinitdata = {
T
Takashi Iwai 已提交
2869
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
2870
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
2871
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
2872
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
2873
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
2874 2875 2876 2877 2878 2879 2880
	{}
};

static void __devinit check_msi(struct azx *chip)
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
2881 2882
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
2883
		return;
T
Takashi Iwai 已提交
2884 2885 2886
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
2887 2888 2889 2890 2891
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
2892 2893 2894 2895
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
2896 2897
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
2898
		chip->msi = 0;
2899 2900 2901
	}
}

2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
/* check the snoop mode availability */
static void __devinit azx_check_snoop_available(struct azx *chip)
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
	}

	if (snoop != chip->snoop) {
		snd_printk(KERN_INFO SFX "Force to %s mode\n",
			   snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
	}
}
2931

L
Linus Torvalds 已提交
2932 2933 2934
/*
 * constructor
 */
2935
static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
2936
				int dev, unsigned int driver_caps,
2937
				struct azx **rchip)
L
Linus Torvalds 已提交
2938
{
2939
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
2940 2941
		.dev_free = azx_dev_free,
	};
2942 2943
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
2944 2945

	*rchip = NULL;
2946

2947 2948
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
2949 2950
		return err;

2951
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
2952
	if (!chip) {
L
Linus Torvalds 已提交
2953 2954 2955 2956 2957 2958
		snd_printk(KERN_ERR SFX "cannot allocate chip\n");
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
2959
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
2960 2961 2962
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
2963 2964
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
2965
	check_msi(chip);
2966
	chip->dev_index = dev;
2967
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
2968
	INIT_LIST_HEAD(&chip->pcm_list);
2969
	INIT_LIST_HEAD(&chip->list);
2970
	init_vga_switcheroo(chip);
L
Linus Torvalds 已提交
2971

2972 2973
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
2974 2975 2976 2977 2978 2979
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

2980
	check_probe_mask(chip, dev);
2981

2982
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
2983
	chip->snoop = hda_snoop;
2984
	azx_check_snoop_available(chip);
2985

2986 2987
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
2988
		case AZX_DRIVER_ICH:
2989
		case AZX_DRIVER_PCH:
2990
			bdl_pos_adj[dev] = 1;
2991 2992
			break;
		default:
2993
			bdl_pos_adj[dev] = 32;
2994 2995 2996 2997
			break;
		}
	}

2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
	if (check_hdmi_disabled(pci)) {
		snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
			   pci_name(pci));
		if (use_vga_switcheroo(chip)) {
			snd_printk(KERN_INFO SFX "Delaying initialization\n");
			chip->disabled = true;
			goto ok;
		}
		kfree(chip);
		pci_disable_device(pci);
		return -ENXIO;
	}

	err = azx_first_init(chip);
	if (err < 0) {
		azx_free(chip);
		return err;
	}

 ok:
	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
			   "Error registering VGA-switcheroo client\n");
		azx_free(chip);
		return err;
	}

	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
		snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
		azx_free(chip);
		return err;
	}

	*rchip = chip;
	return 0;
}

static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3055
	err = pci_request_regions(pci, "ICH HD audio");
3056
	if (err < 0)
L
Linus Torvalds 已提交
3057
		return err;
3058
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3059

3060
	chip->addr = pci_resource_start(pci, 0);
3061
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3062 3063
	if (chip->remap_addr == NULL) {
		snd_printk(KERN_ERR SFX "ioremap error\n");
3064
		return -ENXIO;
L
Linus Torvalds 已提交
3065 3066
	}

3067 3068 3069
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3070

3071 3072
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3073 3074 3075 3076

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3077
	gcap = azx_readw(chip, GCAP);
3078
	snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
3079

3080
	/* disable SB600 64bit support for safety */
3081
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3092

3093 3094 3095
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
		snd_printd(SFX "Disabling 64bit DMA\n");
3096
		gcap &= ~ICH6_GCAP_64OK;
3097
	}
3098

3099
	/* disable buffer size rounding to 128-byte multiples if supported */
3100 3101 3102 3103 3104 3105 3106 3107 3108 3109
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3110

3111
	/* allow 64bit DMA address if supported by H/W */
3112
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3113
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3114
	else {
3115 3116
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3117
	}
3118

3119 3120 3121 3122 3123 3124
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3125 3126 3127 3128 3129 3130 3131 3132
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3133
		case AZX_DRIVER_ATIHDMI_NS:
3134 3135 3136
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3137
		case AZX_DRIVER_GENERIC:
3138 3139 3140 3141 3142
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3143
	}
3144 3145
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3146
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3147 3148
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3149
	if (!chip->azx_dev) {
3150
		snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
3151
		return -ENOMEM;
3152 3153
	}

T
Takashi Iwai 已提交
3154 3155 3156 3157 3158 3159 3160
	for (i = 0; i < chip->num_streams; i++) {
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
			snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
3161
			return -ENOMEM;
T
Takashi Iwai 已提交
3162
		}
T
Takashi Iwai 已提交
3163
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3164
	}
3165
	/* allocate memory for the position buffer */
3166 3167 3168 3169
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3170
		snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
3171
		return -ENOMEM;
L
Linus Torvalds 已提交
3172
	}
T
Takashi Iwai 已提交
3173
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3174
	/* allocate CORB/RIRB */
3175 3176
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3177
		return err;
L
Linus Torvalds 已提交
3178 3179 3180 3181 3182

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3183
	azx_init_pci(chip);
3184
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3185 3186

	/* codec detection */
3187
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
3188
		snd_printk(KERN_ERR SFX "no codecs found!\n");
3189
		return -ENODEV;
L
Linus Torvalds 已提交
3190 3191
	}

3192
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3193 3194 3195 3196 3197
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3198

L
Linus Torvalds 已提交
3199 3200 3201
	return 0;
}

3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
static void power_down_all_codecs(struct azx *chip)
{
#ifdef CONFIG_SND_HDA_POWER_SAVE
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3215
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
		snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3240
#endif
3241

3242 3243
static int __devinit azx_probe(struct pci_dev *pci,
			       const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3244
{
3245
	static int dev;
3246 3247
	struct snd_card *card;
	struct azx *chip;
3248
	bool probe_now;
3249
	int err;
L
Linus Torvalds 已提交
3250

3251 3252 3253 3254 3255 3256 3257
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3258 3259
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
L
Linus Torvalds 已提交
3260
		snd_printk(KERN_ERR SFX "Error creating card!\n");
3261
		return err;
L
Linus Torvalds 已提交
3262 3263
	}

3264 3265
	snd_card_set_dev(card, &pci->dev);

3266
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3267 3268
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3269
	card->private_data = chip;
3270
	probe_now = !chip->disabled;
L
Linus Torvalds 已提交
3271

3272 3273 3274 3275
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
		snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
			   patch[dev]);
3276 3277 3278
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3279 3280
		if (err < 0)
			goto out_free;
3281
		probe_now = false; /* continued in azx_firmware_cb() */
3282 3283 3284
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3285
	if (probe_now) {
3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

	pci_set_drvdata(pci, card);

	dev++;
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
{
	int dev = chip->dev_index;
	int err;

3306 3307 3308 3309
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3310
	/* create codec instances */
3311
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3312 3313
	if (err < 0)
		goto out_free;
3314
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3315 3316 3317
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3318 3319
		if (err < 0)
			goto out_free;
3320 3321
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3322 3323
	}
#endif
3324
	if ((probe_only[dev] & 1) == 0) {
3325 3326 3327 3328
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3329 3330

	/* create PCM streams */
3331
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3332 3333
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3334 3335

	/* create mixer controls */
3336
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3337 3338
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3339

3340
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3341 3342
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3343

3344 3345
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3346
	azx_notifier_register(chip);
3347
	azx_add_card_list(chip);
L
Linus Torvalds 已提交
3348

3349 3350
	return 0;

W
Wu Fengguang 已提交
3351
out_free:
3352
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3353
	return err;
L
Linus Torvalds 已提交
3354 3355 3356 3357
}

static void __devexit azx_remove(struct pci_dev *pci)
{
3358 3359 3360
	struct snd_card *card = pci_get_drvdata(pci);
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3361 3362 3363 3364
	pci_set_drvdata(pci, NULL);
}

/* PCI IDs */
3365
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3366
	/* CPT */
3367
	{ PCI_DEVICE(0x8086, 0x1c20),
3368
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3369
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3370
	/* PBG */
3371
	{ PCI_DEVICE(0x8086, 0x1d20),
3372 3373
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
	  AZX_DCAPS_BUFSIZE},
3374
	/* Panther Point */
3375
	{ PCI_DEVICE(0x8086, 0x1e20),
3376
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3377
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3378 3379 3380
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3381
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3382 3383 3384 3385 3386 3387 3388 3389
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3390 3391
	/* Haswell */
	{ PCI_DEVICE(0x8086, 0x0c0c),
3392
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3393
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3394
	/* SCH */
3395
	{ PCI_DEVICE(0x8086, 0x811b),
3396
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3397
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
3398 3399
	{ PCI_DEVICE(0x8086, 0x080a),
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3400
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
3401
	/* ICH */
3402
	{ PCI_DEVICE(0x8086, 0x2668),
3403 3404
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3405
	{ PCI_DEVICE(0x8086, 0x27d8),
3406 3407
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3408
	{ PCI_DEVICE(0x8086, 0x269a),
3409 3410
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3411
	{ PCI_DEVICE(0x8086, 0x284b),
3412 3413
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3414
	{ PCI_DEVICE(0x8086, 0x293e),
3415 3416
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3417
	{ PCI_DEVICE(0x8086, 0x293f),
3418 3419
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3420
	{ PCI_DEVICE(0x8086, 0x3a3e),
3421 3422
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3423
	{ PCI_DEVICE(0x8086, 0x3a6e),
3424 3425
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3426 3427 3428 3429
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3430
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3431 3432 3433 3434 3435 3436 3437 3438
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3439
	/* ATI HDMI */
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3468 3469 3470 3471 3472 3473 3474 3475
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3476
	/* VIA VT8251/VT8237A */
3477 3478
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3479 3480 3481 3482
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
3483 3484 3485 3486 3487
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3488 3489 3490
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3491
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3492
	/* Teradici */
3493 3494
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3495
	/* Creative X-Fi (CA0110-IBG) */
3496 3497 3498 3499 3500
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3501 3502 3503 3504 3505
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
3506 3507 3508
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3509
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3510
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3511 3512
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
3513 3514
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3515
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3516
#endif
3517 3518
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
3519 3520
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
3521
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
3522 3523 3524
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3525
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
3526 3527 3528
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3529
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
3530 3531 3532 3533 3534
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
3535
static struct pci_driver azx_driver = {
3536
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
3537 3538 3539
	.id_table = azx_ids,
	.probe = azx_probe,
	.remove = __devexit_p(azx_remove),
3540 3541 3542
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
3543 3544
};

3545
module_pci_driver(azx_driver);