proc-xsc3.S 14.2 KB
Newer Older
1 2 3 4
/*
 * linux/arch/arm/mm/proc-xsc3.S
 *
 * Original Author: Matthew Gilbert
5
 * Current Maintainer: Lennert Buytenhek <buytenh@wantstofly.org>
6 7
 *
 * Copyright 2004 (C) Intel Corp.
8
 * Copyright 2005 (C) MontaVista Software, Inc.
9 10 11 12 13
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
14 15
 * MMU functions for the Intel XScale3 Core (XSC3).  The XSC3 core is
 * an extension to Intel's original XScale core that adds the following
16 17 18 19 20 21
 * features:
 *
 * - ARMv6 Supersections
 * - Low Locality Reference pages (replaces mini-cache)
 * - 36-bit addressing
 * - L2 cache
22
 * - Cache coherency if chipset supports it
23
 *
24
 * Based on original XScale code by Nicolas Pitre.
25 26 27 28 29
 */

#include <linux/linkage.h>
#include <linux/init.h>
#include <asm/assembler.h>
30
#include <asm/hwcap.h>
31
#include <mach/hardware.h>
32
#include <asm/pgtable.h>
33
#include <asm/pgtable-hwdef.h>
34 35 36 37 38 39 40 41 42 43 44
#include <asm/page.h>
#include <asm/ptrace.h>
#include "proc-macros.S"

/*
 * This is the maximum size of an area which will be flushed.  If the
 * area is larger than this, then we flush the whole cache.
 */
#define MAX_AREA_SIZE	32768

/*
45
 * The cache line size of the L1 I, L1 D and unified L2 cache.
46 47 48 49
 */
#define CACHELINESIZE	32

/*
50
 * The size of the L1 D cache.
51 52 53 54
 */
#define CACHESIZE	32768

/*
55 56 57
 * This macro is used to wait for a CP15 write and is needed when we
 * have to ensure that the last operation to the coprocessor was
 * completed before continuing with operation.
58 59 60 61 62 63 64 65
 */
	.macro	cpwait_ret, lr, rd
	mrc	p15, 0, \rd, c2, c0, 0		@ arbitrary read of cp15
	sub	pc, \lr, \rd, LSR #32		@ wait for completion and
						@ flush instruction pipeline
	.endm

/*
66
 * This macro cleans and invalidates the entire L1 D cache.
67 68 69 70 71
 */

 	.macro  clean_d_cache rd, rs
	mov	\rd, #0x1f00
	orr	\rd, \rd, #0x00e0
72
1:	mcr	p15, 0, \rd, c7, c14, 2		@ clean/invalidate L1 D line
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
	adds	\rd, \rd, #0x40000000
	bcc	1b
	subs	\rd, \rd, #0x20
	bpl	1b
	.endm

	.text

/*
 * cpu_xsc3_proc_init()
 *
 * Nothing too exciting at the moment
 */
ENTRY(cpu_xsc3_proc_init)
	mov	pc, lr

/*
 * cpu_xsc3_proc_fin()
 */
ENTRY(cpu_xsc3_proc_fin)
	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
	bic	r0, r0, #0x1800			@ ...IZ...........
	bic	r0, r0, #0x0006			@ .............CA.
	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
97
	mov	pc, lr
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113

/*
 * cpu_xsc3_reset(loc)
 *
 * Perform a soft reset of the system.  Put the CPU into the
 * same state as it would be if it had been reset, and branch
 * to what would be the reset vector.
 *
 * loc: location to jump to for soft reset
 */
	.align	5
ENTRY(cpu_xsc3_reset)
	mov	r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
	msr	cpsr_c, r1			@ reset CPSR
	mrc	p15, 0, r1, c1, c0, 0		@ ctrl register
	bic	r1, r1, #0x3900			@ ..VIZ..S........
114
	bic	r1, r1, #0x0086			@ ........B....CA.
115
	mcr	p15, 0, r1, c1, c0, 0		@ ctrl register
116
	mcr	p15, 0, ip, c7, c7, 0		@ invalidate L1 caches and BTB
117 118 119 120
	bic	r1, r1, #0x0001			@ ...............M
	mcr	p15, 0, r1, c1, c0, 0		@ ctrl register
	@ CAUTION: MMU turned off from this point.  We count on the pipeline
	@ already containing those two last instructions to survive.
121
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I and D TLBs
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
	mov	pc, r0

/*
 * cpu_xsc3_do_idle()
 *
 * Cause the processor to idle
 *
 * For now we do nothing but go to idle mode for every case
 *
 * XScale supports clock switching, but using idle mode support
 * allows external hardware to react to system state changes.
 */
	.align	5

ENTRY(cpu_xsc3_do_idle)
	mov	r0, #1
138
	mcr	p14, 0, r0, c7, c0, 0		@ go to idle
139 140 141 142
	mov	pc, lr

/* ================================= CACHE ================================ */

143 144 145 146 147 148 149 150 151 152 153
/*
 *	flush_icache_all()
 *
 *	Unconditionally clean and invalidate the entire icache.
 */
ENTRY(xsc3_flush_icache_all)
	mov	r0, #0
	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
	mov	pc, lr
ENDPROC(xsc3_flush_icache_all)

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
/*
 *	flush_user_cache_all()
 *
 *	Invalidate all cache entries in a particular address
 *	space.
 */
ENTRY(xsc3_flush_user_cache_all)
	/* FALLTHROUGH */

/*
 *	flush_kern_cache_all()
 *
 *	Clean and invalidate the entire cache.
 */
ENTRY(xsc3_flush_kern_cache_all)
	mov	r2, #VM_EXEC
	mov	ip, #0
__flush_whole_cache:
	clean_d_cache r0, r1
	tst	r2, #VM_EXEC
174 175 176
	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcrne	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcrne	p15, 0, ip, c7, c5, 4		@ prefetch flush
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	mov	pc, lr

/*
 *	flush_user_cache_range(start, end, vm_flags)
 *
 *	Invalidate a range of cache entries in the specified
 *	address space.
 *
 *	- start - start address (may not be aligned)
 *	- end	- end address (exclusive, may not be aligned)
 *	- vma	- vma_area_struct describing address space
 */
	.align	5
ENTRY(xsc3_flush_user_cache_range)
	mov	ip, #0
	sub	r3, r1, r0			@ calculate total size
	cmp	r3, #MAX_AREA_SIZE
	bhs	__flush_whole_cache

1:	tst	r2, #VM_EXEC
197 198
	mcrne	p15, 0, r0, c7, c5, 1		@ invalidate L1 I line
	mcr	p15, 0, r0, c7, c14, 1		@ clean/invalidate L1 D line
199 200 201 202
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
	tst	r2, #VM_EXEC
203 204 205
	mcrne	p15, 0, ip, c7, c5, 6		@ invalidate BTB
	mcrne	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcrne	p15, 0, ip, c7, c5, 4		@ prefetch flush
206 207 208 209 210
	mov	pc, lr

/*
 *	coherent_kern_range(start, end)
 *
211
 *	Ensure coherency between the I cache and the D cache in the
212 213 214 215 216 217 218 219 220 221 222 223 224
 *	region described by start.  If you have non-snooping
 *	Harvard caches, you need to implement this function.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 *
 *	Note: single I-cache line invalidation isn't used here since
 *	it also trashes the mini I-cache used by JTAG debuggers.
 */
ENTRY(xsc3_coherent_kern_range)
/* FALLTHROUGH */
ENTRY(xsc3_coherent_user_range)
	bic	r0, r0, #CACHELINESIZE - 1
225
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean L1 D line
226 227 228 229
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
	mov	r0, #0
230 231 232
	mcr	p15, 0, r0, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
	mcr	p15, 0, r0, c7, c5, 4		@ prefetch flush
233 234 235
	mov	pc, lr

/*
236
 *	flush_kern_dcache_area(void *addr, size_t size)
237 238
 *
 *	Ensure no D cache aliasing occurs, either with itself or
239
 *	the I cache.
240
 *
241 242
 *	- addr	- kernel address
 *	- size	- region size
243
 */
244 245
ENTRY(xsc3_flush_kern_dcache_area)
	add	r1, r0, r1
246
1:	mcr	p15, 0, r0, c7, c14, 1		@ clean/invalidate L1 D line
247 248 249 250
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
	mov	r0, #0
251 252 253
	mcr	p15, 0, r0, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
	mcr	p15, 0, r0, c7, c5, 4		@ prefetch flush
254 255 256 257 258 259 260 261 262 263 264 265 266
	mov	pc, lr

/*
 *	dma_inv_range(start, end)
 *
 *	Invalidate (discard) the specified virtual address range.
 *	May not write back any entries.  If 'start' or 'end'
 *	are not cache line aligned, those lines must be written
 *	back.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 */
267
xsc3_dma_inv_range:
268 269
	tst	r0, #CACHELINESIZE - 1
	bic	r0, r0, #CACHELINESIZE - 1
270
	mcrne	p15, 0, r0, c7, c10, 1		@ clean L1 D line
271
	tst	r1, #CACHELINESIZE - 1
272 273
	mcrne	p15, 0, r1, c7, c10, 1		@ clean L1 D line
1:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate L1 D line
274 275 276
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
277
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
278 279 280 281 282 283 284 285 286 287
	mov	pc, lr

/*
 *	dma_clean_range(start, end)
 *
 *	Clean the specified virtual address range.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 */
288
xsc3_dma_clean_range:
289
	bic	r0, r0, #CACHELINESIZE - 1
290
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean L1 D line
291 292 293
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
294
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
295 296 297 298 299 300 301 302 303 304 305 306
	mov	pc, lr

/*
 *	dma_flush_range(start, end)
 *
 *	Clean and invalidate the specified virtual address range.
 *
 *	- start  - virtual start address
 *	- end	 - virtual end address
 */
ENTRY(xsc3_dma_flush_range)
	bic	r0, r0, #CACHELINESIZE - 1
307
1:	mcr	p15, 0, r0, c7, c14, 1		@ clean/invalidate L1 D line
308 309 310
	add	r0, r0, #CACHELINESIZE
	cmp	r0, r1
	blo	1b
311
	mcr	p15, 0, r0, c7, c10, 4		@ data write barrier
312 313
	mov	pc, lr

314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
/*
 *	dma_map_area(start, size, dir)
 *	- start	- kernel virtual start address
 *	- size	- size of region
 *	- dir	- DMA direction
 */
ENTRY(xsc3_dma_map_area)
	add	r1, r1, r0
	cmp	r2, #DMA_TO_DEVICE
	beq	xsc3_dma_clean_range
	bcs	xsc3_dma_inv_range
	b	xsc3_dma_flush_range
ENDPROC(xsc3_dma_map_area)

/*
 *	dma_unmap_area(start, size, dir)
 *	- start	- kernel virtual start address
 *	- size	- size of region
 *	- dir	- DMA direction
 */
ENTRY(xsc3_dma_unmap_area)
	mov	pc, lr
ENDPROC(xsc3_dma_unmap_area)

338 339
	@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
	define_cache_functions xsc3
340 341

ENTRY(cpu_xsc3_dcache_clean_area)
342
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean L1 D line
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
	add	r0, r0, #CACHELINESIZE
	subs	r1, r1, #CACHELINESIZE
	bhi	1b
	mov	pc, lr

/* =============================== PageTable ============================== */

/*
 * cpu_xsc3_switch_mm(pgd)
 *
 * Set the translation base pointer to be as described by pgd.
 *
 * pgd: new page tables
 */
	.align	5
ENTRY(cpu_xsc3_switch_mm)
	clean_d_cache r1, r2
360 361 362
	mcr	p15, 0, ip, c7, c5, 0		@ invalidate L1 I cache and BTB
	mcr	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcr	p15, 0, ip, c7, c5, 4		@ prefetch flush
363 364
	orr	r0, r0, #0x18			@ cache the page table in L2
	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
365
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I and D TLBs
366 367 368
	cpwait_ret lr, ip

/*
R
Russell King 已提交
369
 * cpu_xsc3_set_pte_ext(ptep, pte, ext)
370 371 372
 *
 * Set a PTE and flush it out
 */
373 374
cpu_xsc3_mt_table:
	.long	0x00						@ L_PTE_MT_UNCACHED
375
	.long	PTE_EXT_TEX(1)					@ L_PTE_MT_BUFFERABLE
376
	.long	PTE_EXT_TEX(5) | PTE_CACHEABLE			@ L_PTE_MT_WRITETHROUGH
377 378
	.long	PTE_CACHEABLE | PTE_BUFFERABLE			@ L_PTE_MT_WRITEBACK
	.long	PTE_EXT_TEX(1) | PTE_BUFFERABLE			@ L_PTE_MT_DEV_SHARED
379
	.long	0x00						@ unused
380 381
	.long	0x00						@ L_PTE_MT_MINICACHE (not present)
	.long	PTE_EXT_TEX(5) | PTE_CACHEABLE | PTE_BUFFERABLE	@ L_PTE_MT_WRITEALLOC (not present?)
382
	.long	0x00						@ unused
383 384
	.long	PTE_EXT_TEX(1)					@ L_PTE_MT_DEV_WC
	.long	0x00						@ unused
385 386
	.long	PTE_CACHEABLE | PTE_BUFFERABLE			@ L_PTE_MT_DEV_CACHED
	.long	PTE_EXT_TEX(2)					@ L_PTE_MT_DEV_NONSHARED
387
	.long	0x00						@ unused
388 389 390
	.long	0x00						@ unused
	.long	0x00						@ unused

391
	.align	5
R
Russell King 已提交
392
ENTRY(cpu_xsc3_set_pte_ext)
393
	xscale_set_pte_ext_prologue
394

395
	tst	r1, #L_PTE_SHARED		@ shared?
396 397 398 399 400 401
	and	r1, r1, #L_PTE_MT_MASK
	adr	ip, cpu_xsc3_mt_table
	ldr	ip, [ip, r1]
	orrne	r2, r2, #PTE_EXT_COHERENT	@ interlock: mask in coherent bit
	bic	r2, r2, #0x0c			@ clear old C,B bits
	orr	r2, r2, ip
402

403
	xscale_set_pte_ext_epilogue
404 405 406 407 408
	mov	pc, lr

	.ltorg
	.align

409 410
.globl	cpu_xsc3_suspend_size
.equ	cpu_xsc3_suspend_size, 4 * 8
411
#ifdef CONFIG_PM_SLEEP
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
ENTRY(cpu_xsc3_do_suspend)
	stmfd	sp!, {r4 - r10, lr}
	mrc	p14, 0, r4, c6, c0, 0	@ clock configuration, for turbo mode
	mrc	p15, 0, r5, c15, c1, 0	@ CP access reg
	mrc	p15, 0, r6, c13, c0, 0	@ PID
	mrc 	p15, 0, r7, c3, c0, 0	@ domain ID
	mrc 	p15, 0, r8, c2, c0, 0	@ translation table base addr
	mrc	p15, 0, r9, c1, c0, 1	@ auxiliary control reg
	mrc 	p15, 0, r10, c1, c0, 0	@ control reg
	bic	r4, r4, #2		@ clear frequency change bit
	stmia	r0, {r1, r4 - r10}	@ store v:p offset + cp regs
	ldmia	sp!, {r4 - r10, pc}
ENDPROC(cpu_xsc3_do_suspend)

ENTRY(cpu_xsc3_do_resume)
	ldmia	r0, {r1, r4 - r10}	@ load v:p offset + cp regs
	mov	ip, #0
	mcr	p15, 0, ip, c7, c7, 0	@ invalidate I & D caches, BTB
	mcr	p15, 0, ip, c7, c10, 4	@ drain write (&fill) buffer
	mcr	p15, 0, ip, c7, c5, 4	@ flush prefetch buffer
	mcr	p15, 0, ip, c8, c7, 0	@ invalidate I & D TLBs
	mcr	p14, 0, r4, c6, c0, 0	@ clock configuration, turbo mode.
	mcr	p15, 0, r5, c15, c1, 0	@ CP access reg
	mcr	p15, 0, r6, c13, c0, 0	@ PID
	mcr	p15, 0, r7, c3, c0, 0	@ domain ID
	mcr	p15, 0, r8, c2, c0, 0	@ translation table base addr
	mcr	p15, 0, r9, c1, c0, 1	@ auxiliary control reg

	@ temporarily map resume_turn_on_mmu into the page table,
	@ otherwise prefetch abort occurs after MMU is turned on
	mov	r0, r10			@ control register
	mov	r2, r8, lsr #14		@ get TTB0 base
	mov	r2, r2, lsl #14
	ldr	r3, =0x542e		@ section flags
	b	cpu_resume_mmu
ENDPROC(cpu_xsc3_do_resume)
#endif

450
	__CPUINIT
451 452 453 454 455

	.type	__xsc3_setup, #function
__xsc3_setup:
	mov	r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
	msr	cpsr_c, r0
456 457 458 459
	mcr	p15, 0, ip, c7, c7, 0		@ invalidate L1 caches and BTB
	mcr	p15, 0, ip, c7, c10, 4		@ data write barrier
	mcr	p15, 0, ip, c7, c5, 4		@ prefetch flush
	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I and D TLBs
460 461
	orr	r4, r4, #0x18			@ cache the page table in L2
	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
462

M
Mikael Pettersson 已提交
463
	mov	r0, #1 << 6			@ cp6 access for early sched_clock
464 465
	mcr	p15, 0, r0, c15, c1, 0		@ write CP access register

466 467 468 469
	mrc	p15, 0, r0, c1, c0, 1		@ get auxiliary control reg
	and	r0, r0, #2			@ preserve bit P bit setting
	orr	r0, r0, #(1 << 10)		@ enable L2 for LLR cache
	mcr	p15, 0, r0, c1, c0, 1		@ set auxiliary control reg
470 471 472

	adr	r5, xsc3_crval
	ldmia	r5, {r5, r6}
473 474 475 476 477 478 479

#ifdef CONFIG_CACHE_XSC3L2
	mrc	p15, 1, r0, c0, c0, 1		@ get L2 present information
	ands	r0, r0, #0xf8
	orrne	r6, r6, #(1 << 26)		@ enable L2 if present
#endif

480
	mrc	p15, 0, r0, c1, c0, 0		@ get control register
481 482 483
	bic	r0, r0, r5			@ ..V. ..R. .... ..A.
	orr	r0, r0, r6			@ ..VI Z..S .... .C.M (mmu)
						@ ...I Z..S .... .... (uc)
484 485 486 487
	mov	pc, lr

	.size	__xsc3_setup, . - __xsc3_setup

488 489
	.type	xsc3_crval, #object
xsc3_crval:
490
	crval	clear=0x04002202, mmuset=0x00003905, ucset=0x00001900
491

492 493
	__INITDATA

494 495
	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
	define_processor_functions xsc3, dabort=v5t_early_abort, pabort=legacy_pabort, suspend=1
496 497 498

	.section ".rodata"

499 500 501
	string	cpu_arch_name, "armv5te"
	string	cpu_elf_name, "v5"
	string	cpu_xsc3_name, "XScale-V3 based processor"
502 503 504 505 506

	.align

	.section ".proc.info.init", #alloc, #execinstr

507 508 509 510 511
.macro xsc3_proc_info name:req, cpu_val:req, cpu_mask:req
	.type	__\name\()_proc_info,#object
__\name\()_proc_info:
	.long	\cpu_val
	.long	\cpu_mask
512 513 514 515 516
	.long	PMD_TYPE_SECT | \
		PMD_SECT_BUFFERABLE | \
		PMD_SECT_CACHEABLE | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
517
	.long	PMD_TYPE_SECT | \
518 519
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
520 521 522 523 524 525 526 527 528
	b	__xsc3_setup
	.long	cpu_arch_name
	.long	cpu_elf_name
	.long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
	.long	cpu_xsc3_name
	.long	xsc3_processor_functions
	.long	v4wbi_tlb_fns
	.long	xsc3_mc_user_fns
	.long	xsc3_cache_fns
529 530
	.size	__\name\()_proc_info, . - __\name\()_proc_info
.endm
531

532
	xsc3_proc_info xsc3, 0x69056000, 0xffffe000
533

534 535
/* Note: PXA935 changed its implementor ID from Intel to Marvell */
	xsc3_proc_info xsc3_pxa935, 0x56056000, 0xffffe000