proc-v6.S 8.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 *  linux/arch/arm/mm/proc-v6.S
 *
 *  Copyright (C) 2001 Deep Blue Solutions Ltd.
5
 *  Modified by Catalin Marinas for noMMU support
L
Linus Torvalds 已提交
6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 *  This is the "shell" of the ARMv6 processor support.
 */
13
#include <linux/init.h>
L
Linus Torvalds 已提交
14 15
#include <linux/linkage.h>
#include <asm/assembler.h>
16
#include <asm/asm-offsets.h>
17
#include <asm/hwcap.h>
18
#include <asm/pgtable-hwdef.h>
L
Linus Torvalds 已提交
19 20 21 22 23 24
#include <asm/pgtable.h>

#include "proc-macros.S"

#define D_CACHE_LINE_SIZE	32

25 26 27 28 29 30 31 32
#define TTB_C		(1 << 0)
#define TTB_S		(1 << 1)
#define TTB_IMP		(1 << 2)
#define TTB_RGN_NC	(0 << 3)
#define TTB_RGN_WBWA	(1 << 3)
#define TTB_RGN_WT	(2 << 3)
#define TTB_RGN_WB	(3 << 3)

33 34 35 36
#define TTB_FLAGS_UP	TTB_RGN_WBWA
#define PMD_FLAGS_UP	PMD_SECT_WB
#define TTB_FLAGS_SMP	TTB_RGN_WBWA|TTB_S
#define PMD_FLAGS_SMP	PMD_SECT_WBWA|PMD_SECT_S
37

L
Linus Torvalds 已提交
38 39 40 41
ENTRY(cpu_v6_proc_init)
	mov	pc, lr

ENTRY(cpu_v6_proc_fin)
T
Tony Lindgren 已提交
42 43 44 45
	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
	bic	r0, r0, #0x1000			@ ...i............
	bic	r0, r0, #0x0006			@ .............ca.
	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
46
	mov	pc, lr
L
Linus Torvalds 已提交
47 48 49 50 51 52 53 54 55 56 57

/*
 *	cpu_v6_reset(loc)
 *
 *	Perform a soft reset of the system.  Put the CPU into the
 *	same state as it would be if it had been reset, and branch
 *	to what would be the reset vector.
 *
 *	- loc   - location to jump to for soft reset
 */
	.align	5
58
	.pushsection	.idmap.text, "ax"
L
Linus Torvalds 已提交
59
ENTRY(cpu_v6_reset)
60 61 62 63 64
	mrc	p15, 0, r1, c1, c0, 0		@ ctrl register
	bic	r1, r1, #0x1			@ ...............m
	mcr	p15, 0, r1, c1, c0, 0		@ disable MMU
	mov	r1, #0
	mcr	p15, 0, r1, c7, c5, 4		@ ISB
L
Linus Torvalds 已提交
65
	mov	pc, r0
66 67
ENDPROC(cpu_v6_reset)
	.popsection
L
Linus Torvalds 已提交
68 69 70 71 72 73 74 75 76

/*
 *	cpu_v6_do_idle()
 *
 *	Idle the processor (eg, wait for interrupt).
 *
 *	IRQs are already disabled.
 */
ENTRY(cpu_v6_do_idle)
77 78
	mov	r1, #0
	mcr	p15, 0, r1, c7, c10, 4		@ DWB - WFI may enter a low-power mode
L
Linus Torvalds 已提交
79 80 81 82 83 84 85 86 87 88 89 90 91
	mcr	p15, 0, r1, c7, c0, 4		@ wait for interrupt
	mov	pc, lr

ENTRY(cpu_v6_dcache_clean_area)
#ifndef TLB_CAN_READ_FROM_L1_CACHE
1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
	add	r0, r0, #D_CACHE_LINE_SIZE
	subs	r1, r1, #D_CACHE_LINE_SIZE
	bhi	1b
#endif
	mov	pc, lr

/*
92
 *	cpu_v6_switch_mm(pgd_phys, tsk)
L
Linus Torvalds 已提交
93 94 95 96 97 98 99 100 101
 *
 *	Set the translation table base pointer to be pgd_phys
 *
 *	- pgd_phys - physical address of new TTB
 *
 *	It is assumed that:
 *	- we are not using split page tables
 */
ENTRY(cpu_v6_switch_mm)
102
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
103
	mov	r2, #0
104
	mmid	r1, r1				@ get mm->context.id
105 106
	ALT_SMP(orr	r0, r0, #TTB_FLAGS_SMP)
	ALT_UP(orr	r0, r0, #TTB_FLAGS_UP)
107
	mcr	p15, 0, r2, c7, c5, 6		@ flush BTAC/BTB
L
Linus Torvalds 已提交
108 109
	mcr	p15, 0, r2, c7, c10, 4		@ drain write buffer
	mcr	p15, 0, r0, c2, c0, 0		@ set TTB 0
110 111 112 113 114 115
#ifdef CONFIG_PID_IN_CONTEXTIDR
	mrc	p15, 0, r2, c13, c0, 1		@ read current context ID
	bic	r2, r2, #0xff			@ extract the PID
	and	r1, r1, #0xff
	orr	r1, r1, r2			@ insert into new context ID
#endif
L
Linus Torvalds 已提交
116
	mcr	p15, 0, r1, c13, c0, 1		@ set context ID
117
#endif
L
Linus Torvalds 已提交
118 119 120
	mov	pc, lr

/*
R
Russell King 已提交
121
 *	cpu_v6_set_pte_ext(ptep, pte, ext)
L
Linus Torvalds 已提交
122 123 124 125 126 127
 *
 *	Set a level 2 translation table entry.
 *
 *	- ptep  - pointer to level 2 translation table entry
 *		  (hardware version is stored at -1024 bytes)
 *	- pte   - PTE value to store
R
Russell King 已提交
128
 *	- ext	- value for extended PTE bits
L
Linus Torvalds 已提交
129
 */
130 131
	armv6_mt_table cpu_v6

R
Russell King 已提交
132
ENTRY(cpu_v6_set_pte_ext)
133
#ifdef CONFIG_MMU
134
	armv6_set_pte_ext cpu_v6
135
#endif
L
Linus Torvalds 已提交
136 137
	mov	pc, lr

138 139
/* Suspend/resume support: taken from arch/arm/mach-s3c64xx/sleep.S */
.globl	cpu_v6_suspend_size
140
.equ	cpu_v6_suspend_size, 4 * 6
141
#ifdef CONFIG_ARM_CPU_SUSPEND
142
ENTRY(cpu_v6_do_suspend)
143
	stmfd	sp!, {r4 - r9, lr}
144
	mrc	p15, 0, r4, c13, c0, 0	@ FCSE/PID
145 146 147 148 149 150 151
	mrc	p15, 0, r5, c3, c0, 0	@ Domain ID
	mrc	p15, 0, r6, c2, c0, 1	@ Translation table base 1
	mrc	p15, 0, r7, c1, c0, 1	@ auxiliary control register
	mrc	p15, 0, r8, c1, c0, 2	@ co-processor access control
	mrc	p15, 0, r9, c1, c0, 0	@ control register
	stmia	r0, {r4 - r9}
	ldmfd	sp!, {r4- r9, pc}
152 153 154 155 156 157 158 159
ENDPROC(cpu_v6_do_suspend)

ENTRY(cpu_v6_do_resume)
	mov	ip, #0
	mcr	p15, 0, ip, c7, c14, 0	@ clean+invalidate D cache
	mcr	p15, 0, ip, c7, c5, 0	@ invalidate I cache
	mcr	p15, 0, ip, c7, c15, 0	@ clean+invalidate cache
	mcr	p15, 0, ip, c7, c10, 4	@ drain write buffer
160 161
	mcr	p15, 0, ip, c13, c0, 1	@ set reserved context ID
	ldmia	r0, {r4 - r9}
162
	mcr	p15, 0, r4, c13, c0, 0	@ FCSE/PID
163
	mcr	p15, 0, r5, c3, c0, 0	@ Domain ID
164 165 166
	ALT_SMP(orr	r1, r1, #TTB_FLAGS_SMP)
	ALT_UP(orr	r1, r1, #TTB_FLAGS_UP)
	mcr	p15, 0, r1, c2, c0, 0	@ Translation table base 0
167 168 169
	mcr	p15, 0, r6, c2, c0, 1	@ Translation table base 1
	mcr	p15, 0, r7, c1, c0, 1	@ auxiliary control register
	mcr	p15, 0, r8, c1, c0, 2	@ co-processor access control
170 171
	mcr	p15, 0, ip, c2, c0, 2	@ TTB control register
	mcr	p15, 0, ip, c7, c5, 4	@ ISB
172
	mov	r0, r9			@ control register
173 174 175
	b	cpu_resume_mmu
ENDPROC(cpu_v6_do_resume)
#endif
L
Linus Torvalds 已提交
176

177
	string	cpu_v6_name, "ARMv6-compatible processor"
178

L
Linus Torvalds 已提交
179 180
	.align

181
	__CPUINIT
L
Linus Torvalds 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198

/*
 *	__v6_setup
 *
 *	Initialise TLB, Caches, and MMU state ready to switch the MMU
 *	on.  Return in r0 the new CP15 C1 control register setting.
 *
 *	We automatically detect if we have a Harvard cache, and use the
 *	Harvard cache control instructions insead of the unified cache
 *	control instructions.
 *
 *	This should be able to cover all ARMv6 cores.
 *
 *	It is assumed that:
 *	- cache type register is implemented
 */
__v6_setup:
199
#ifdef CONFIG_SMP
200 201
	ALT_SMP(mrc	p15, 0, r0, c1, c0, 1)	@ Enable SMP/nAMP mode
	ALT_UP(nop)
202
	orr	r0, r0, #0x20
203 204
	ALT_SMP(mcr	p15, 0, r0, c1, c0, 1)
	ALT_UP(nop)
205 206
#endif

L
Linus Torvalds 已提交
207 208 209 210 211
	mov	r0, #0
	mcr	p15, 0, r0, c7, c14, 0		@ clean+invalidate D cache
	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
	mcr	p15, 0, r0, c7, c15, 0		@ clean+invalidate cache
	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer
212
#ifdef CONFIG_MMU
L
Linus Torvalds 已提交
213 214
	mcr	p15, 0, r0, c8, c7, 0		@ invalidate I + D TLBs
	mcr	p15, 0, r0, c2, c0, 2		@ TTB control register
215 216
	ALT_SMP(orr	r4, r4, #TTB_FLAGS_SMP)
	ALT_UP(orr	r4, r4, #TTB_FLAGS_UP)
217 218 219
	ALT_SMP(orr	r8, r8, #TTB_FLAGS_SMP)
	ALT_UP(orr	r8, r8, #TTB_FLAGS_UP)
	mcr	p15, 0, r8, c2, c0, 1		@ load TTB1
220
#endif /* CONFIG_MMU */
221 222
	adr	r5, v6_crval
	ldmia	r5, {r5, r6}
223 224 225
#ifdef CONFIG_CPU_ENDIAN_BE8
	orr	r6, r6, #1 << 25		@ big-endian page tables
#endif
L
Linus Torvalds 已提交
226 227
	mrc	p15, 0, r0, c1, c0, 0		@ read control register
	bic	r0, r0, r5			@ clear bits them
228
	orr	r0, r0, r6			@ set them
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
#ifdef CONFIG_ARM_ERRATA_364296
	/*
	 * Workaround for the 364296 ARM1136 r0p2 erratum (possible cache data
	 * corruption with hit-under-miss enabled). The conditional code below
	 * (setting the undocumented bit 31 in the auxiliary control register
	 * and the FI bit in the control register) disables hit-under-miss
	 * without putting the processor into full low interrupt latency mode.
	 */
	ldr	r6, =0x4107b362			@ id for ARM1136 r0p2
	mrc	p15, 0, r5, c0, c0, 0		@ get processor id
	teq	r5, r6				@ check for the faulty core
	mrceq	p15, 0, r5, c1, c0, 1		@ load aux control reg
	orreq	r5, r5, #(1 << 31)		@ set the undocumented bit 31
	mcreq	p15, 0, r5, c1, c0, 1		@ write aux control reg
	orreq	r0, r0, #(1 << 21)		@ low interrupt latency configuration
#endif
L
Linus Torvalds 已提交
245 246 247 248 249 250 251 252
	mov	pc, lr				@ return to head.S:__ret

	/*
	 *         V X F   I D LR
	 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
	 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
	 *         0 110       0011 1.00 .111 1101 < we want
	 */
253 254 255
	.type	v6_crval, #object
v6_crval:
	crval	clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
L
Linus Torvalds 已提交
256

257 258
	__INITDATA

259 260
	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
	define_processor_functions v6, dabort=v6_early_abort, pabort=v6_pabort, suspend=1
L
Linus Torvalds 已提交
261

262 263
	.section ".rodata"

264 265
	string	cpu_arch_name, "armv6"
	string	cpu_elf_name, "v6"
L
Linus Torvalds 已提交
266 267
	.align

268
	.section ".proc.info.init", #alloc, #execinstr
L
Linus Torvalds 已提交
269 270 271 272 273 274 275 276

	/*
	 * Match any ARMv6 processor core.
	 */
	.type	__v6_proc_info, #object
__v6_proc_info:
	.long	0x0007b000
	.long	0x0007f000
277 278 279 280 281 282 283
	ALT_SMP(.long \
		PMD_TYPE_SECT | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ | \
		PMD_FLAGS_SMP)
	ALT_UP(.long \
		PMD_TYPE_SECT | \
L
Linus Torvalds 已提交
284
		PMD_SECT_AP_WRITE | \
285
		PMD_SECT_AP_READ | \
286
		PMD_FLAGS_UP)
287 288 289 290
	.long   PMD_TYPE_SECT | \
		PMD_SECT_XN | \
		PMD_SECT_AP_WRITE | \
		PMD_SECT_AP_READ
L
Linus Torvalds 已提交
291 292 293
	b	__v6_setup
	.long	cpu_arch_name
	.long	cpu_elf_name
294 295
	/* See also feat_v6_fixup() for HWCAP_TLS */
	.long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS
L
Linus Torvalds 已提交
296 297 298 299 300 301
	.long	cpu_v6_name
	.long	v6_processor_functions
	.long	v6wbi_tlb_fns
	.long	v6_user_fns
	.long	v6_cache_fns
	.size	__v6_proc_info, . - __v6_proc_info