i915_gem_context.c 31.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
static void i915_gem_context_clean(struct i915_gem_context *ctx)
138 139 140 141
{
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
	struct i915_vma *vma, *next;

142
	if (!ppgtt)
143 144 145
		return;

	list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
146
				 vm_link) {
147 148 149 150 151
		if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
			break;
	}
}

152
void i915_gem_context_free(struct kref *ctx_ref)
153
{
154
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
155
	int i;
156

157
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
158
	trace_i915_context_free(ctx);
159
	GEM_BUG_ON(!ctx->closed);
160

161 162 163 164 165 166 167
	/*
	 * This context is going away and we need to remove all VMAs still
	 * around. This is to handle imported shared objects for which
	 * destructor did not run when their handles were closed.
	 */
	i915_gem_context_clean(ctx);

168 169
	i915_ppgtt_put(ctx->ppgtt);

170 171 172 173 174 175 176
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
177
		if (ce->ring)
178
			intel_ring_free(ce->ring);
179

180
		i915_gem_object_put(ce->state);
181 182
	}

B
Ben Widawsky 已提交
183
	list_del(&ctx->link);
184 185

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
186 187 188
	kfree(ctx);
}

189
struct drm_i915_gem_object *
190 191 192 193 194
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

195 196
	lockdep_assert_held(&dev->struct_mutex);

197
	obj = i915_gem_object_create(dev, size);
198 199
	if (IS_ERR(obj))
		return obj;
200 201 202 203 204 205 206 207

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
208 209 210 211 212 213 214
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
215
	 */
216
	if (IS_IVYBRIDGE(dev)) {
217 218 219
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
220
			i915_gem_object_put(obj);
221 222 223 224 225 226 227
			return ERR_PTR(ret);
		}
	}

	return obj;
}

228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
static void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!vma->closed)
				i915_vma_close(vma);
	}
}

static void context_close(struct i915_gem_context *ctx)
{
	GEM_BUG_ON(ctx->closed);
	ctx->closed = true;
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

259 260 261 262 263 264 265 266 267 268 269
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
270
		i915_gem_retire_requests(dev_priv);
271 272 273 274 275 276 277 278 279 280
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

281
static struct i915_gem_context *
282
__create_hw_context(struct drm_device *dev,
283
		    struct drm_i915_file_private *file_priv)
284
{
285
	struct drm_i915_private *dev_priv = to_i915(dev);
286
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
287
	int ret;
288

289
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
290 291
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
292

293 294 295 296 297 298
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

299
	kref_init(&ctx->ref);
300
	list_add_tail(&ctx->link, &dev_priv->context_list);
301
	ctx->i915 = dev_priv;
302

303 304
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

305
	if (dev_priv->hw_context_size) {
306 307 308 309
		struct drm_i915_gem_object *obj =
				i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
310
			goto err_out;
311
		}
312
		ctx->engine[RCS].state = obj;
313
	}
314 315

	/* Default context will never have a file_priv */
316 317
	if (file_priv != NULL) {
		ret = idr_alloc(&file_priv->context_idr, ctx,
318
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
319 320 321
		if (ret < 0)
			goto err_out;
	} else
322
		ret = DEFAULT_CONTEXT_HANDLE;
323 324

	ctx->file_priv = file_priv;
325
	ctx->user_handle = ret;
326 327 328
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
329
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
330

331
	ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
332
	ctx->ring_size = 4 * PAGE_SIZE;
333 334
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
335
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
336

337
	return ctx;
338 339

err_out:
340
	context_close(ctx);
341
	return ERR_PTR(ret);
342 343
}

344 345 346 347 348
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
349
static struct i915_gem_context *
350
i915_gem_create_context(struct drm_device *dev,
351
			struct drm_i915_file_private *file_priv)
352
{
353
	struct i915_gem_context *ctx;
354

355
	lockdep_assert_held(&dev->struct_mutex);
356

357
	ctx = __create_hw_context(dev, file_priv);
358
	if (IS_ERR(ctx))
359
		return ctx;
360

361
	if (USES_FULL_PPGTT(dev)) {
362 363
		struct i915_hw_ppgtt *ppgtt =
			i915_ppgtt_create(to_i915(dev), file_priv);
364

365
		if (IS_ERR(ppgtt)) {
366 367
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
368
			idr_remove(&file_priv->context_idr, ctx->user_handle);
369
			context_close(ctx);
370
			return ERR_CAST(ppgtt);
371 372 373 374
		}

		ctx->ppgtt = ppgtt;
	}
375

376 377
	trace_i915_context_create(ctx);

378
	return ctx;
379 380
}

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

	ctx = i915_gem_create_context(dev, NULL);
	if (IS_ERR(ctx))
		goto out;

	ctx->execlists_force_single_submission = true;
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

415
static void i915_gem_context_unpin(struct i915_gem_context *ctx,
416 417
				   struct intel_engine_cs *engine)
{
418 419 420
	if (i915.enable_execlists) {
		intel_lr_context_unpin(ctx, engine);
	} else {
421 422 423 424 425
		struct intel_context *ce = &ctx->engine[engine->id];

		if (ce->state)
			i915_gem_object_ggtt_unpin(ce->state);

426
		i915_gem_context_put(ctx);
427
	}
428 429
}

430 431
void i915_gem_context_reset(struct drm_device *dev)
{
432
	struct drm_i915_private *dev_priv = to_i915(dev);
433

434 435
	lockdep_assert_held(&dev->struct_mutex);

436
	if (i915.enable_execlists) {
437
		struct i915_gem_context *ctx;
438

439
		list_for_each_entry(ctx, &dev_priv->context_list, link)
440
			intel_lr_context_reset(dev_priv, ctx);
441
	}
442

443
	i915_gem_context_lost(dev_priv);
444 445
}

446
int i915_gem_context_init(struct drm_device *dev)
447
{
448
	struct drm_i915_private *dev_priv = to_i915(dev);
449
	struct i915_gem_context *ctx;
450

451 452
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
453
	if (WARN_ON(dev_priv->kernel_context))
454
		return 0;
455

456 457
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
458 459 460 461 462 463
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

464 465 466 467
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

468 469 470 471
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
472 473 474
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
475 476 477 478 479
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
480 481
	}

482
	ctx = i915_gem_create_context(dev, NULL);
483 484 485 486
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
487 488
	}

489
	dev_priv->kernel_context = ctx;
490

491 492 493
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
494
	return 0;
495 496
}

497 498 499 500
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;

501
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
502

503
	for_each_engine(engine, dev_priv) {
504 505 506 507
		if (engine->last_context) {
			i915_gem_context_unpin(engine->last_context, engine);
			engine->last_context = NULL;
		}
508 509
	}

510 511
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
512 513 514 515 516 517 518 519 520 521 522 523
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

			for_each_engine(engine, dev_priv)
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

524 525 526 527 528 529 530
		for_each_engine(engine, dev_priv) {
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
531 532
}

533 534
void i915_gem_context_fini(struct drm_device *dev)
{
535
	struct drm_i915_private *dev_priv = to_i915(dev);
536
	struct i915_gem_context *dctx = dev_priv->kernel_context;
537

538 539
	lockdep_assert_held(&dev->struct_mutex);

540
	context_close(dctx);
541
	dev_priv->kernel_context = NULL;
542 543

	ida_destroy(&dev_priv->context_hw_ida);
544 545
}

546 547
static int context_idr_cleanup(int id, void *p, void *data)
{
548
	struct i915_gem_context *ctx = p;
549

550
	context_close(ctx);
551
	return 0;
552 553
}

554 555 556
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
557
	struct i915_gem_context *ctx;
558 559 560

	idr_init(&file_priv->context_idr);

561
	mutex_lock(&dev->struct_mutex);
562
	ctx = i915_gem_create_context(dev, file_priv);
563 564
	mutex_unlock(&dev->struct_mutex);

565
	if (IS_ERR(ctx)) {
566
		idr_destroy(&file_priv->context_idr);
567
		return PTR_ERR(ctx);
568 569
	}

570 571 572
	return 0;
}

573 574
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
575
	struct drm_i915_file_private *file_priv = file->driver_priv;
576

577 578
	lockdep_assert_held(&dev->struct_mutex);

579
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
580 581 582
	idr_destroy(&file_priv->context_idr);
}

583
static inline int
584
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
585
{
586
	struct drm_i915_private *dev_priv = req->i915;
587
	struct intel_ring *ring = req->ring;
588
	struct intel_engine_cs *engine = req->engine;
589
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
590 591
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
592
		i915.semaphores ?
593
		hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
594
		0;
595
	int len, ret;
596

597 598 599 600 601
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
602
	if (IS_GEN6(dev_priv)) {
603
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
604 605 606 607
		if (ret)
			return ret;
	}

608
	/* These flags are for resource streamer on HSW+ */
609
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
610
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
611
	else if (INTEL_GEN(dev_priv) < 8)
612 613
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

614 615

	len = 4;
616
	if (INTEL_GEN(dev_priv) >= 7)
617
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
618

619
	ret = intel_ring_begin(req, len);
620 621 622
	if (ret)
		return ret;

623
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
624
	if (INTEL_GEN(dev_priv) >= 7) {
625
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
626 627 628
		if (num_rings) {
			struct intel_engine_cs *signaller;

629
			intel_ring_emit(ring,
630
					MI_LOAD_REGISTER_IMM(num_rings));
631
			for_each_engine(signaller, dev_priv) {
632
				if (signaller == engine)
633 634
					continue;

635
				intel_ring_emit_reg(ring,
636
						    RING_PSMI_CTL(signaller->mmio_base));
637
				intel_ring_emit(ring,
638
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
639 640 641
			}
		}
	}
642

643 644 645
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
	intel_ring_emit(ring,
646
			i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
647
			flags);
648 649 650 651
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
652
	intel_ring_emit(ring, MI_NOOP);
653

654
	if (INTEL_GEN(dev_priv) >= 7) {
655 656
		if (num_rings) {
			struct intel_engine_cs *signaller;
657
			i915_reg_t last_reg = {}; /* keep gcc quiet */
658

659
			intel_ring_emit(ring,
660
					MI_LOAD_REGISTER_IMM(num_rings));
661
			for_each_engine(signaller, dev_priv) {
662
				if (signaller == engine)
663 664
					continue;

665
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
666 667
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
668
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
669
			}
670 671

			/* Insert a delay before the next switch! */
672
			intel_ring_emit(ring,
673 674
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
675 676 677
			intel_ring_emit_reg(ring, last_reg);
			intel_ring_emit(ring, engine->scratch.gtt_offset);
			intel_ring_emit(ring, MI_NOOP);
678
		}
679
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
680
	}
681

682
	intel_ring_advance(ring);
683 684 685 686

	return ret;
}

C
Chris Wilson 已提交
687
static int remap_l3(struct drm_i915_gem_request *req, int slice)
688
{
689
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
690
	struct intel_ring *ring = req->ring;
691 692
	int i, ret;

693
	if (!remap_info)
694 695
		return 0;

696
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
697 698 699 700 701 702 703 704
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
705
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
706
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
707 708
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
709
	}
710 711
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
712

713
	return 0;
714 715
}

716 717
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
718
				   struct i915_gem_context *to)
719
{
720 721 722
	if (to->remap_slice)
		return false;

723
	if (!to->engine[RCS].initialised)
724 725
		return false;

726
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
727
		return false;
728

729
	return to == engine->last_context;
730 731 732
}

static bool
733 734
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
735
		  struct i915_gem_context *to)
736
{
737
	if (!ppgtt)
738 739
		return false;

740 741 742 743 744
	/* Always load the ppgtt on first use */
	if (!engine->last_context)
		return true;

	/* Same context without new entries, skip */
745
	if (engine->last_context == to &&
746
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
747 748 749
		return false;

	if (engine->id != RCS)
750 751
		return true;

752
	if (INTEL_GEN(engine->i915) < 8)
753 754 755 756 757 758
		return true;

	return false;
}

static bool
759
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
760
		   struct i915_gem_context *to,
761
		   u32 hw_flags)
762
{
763
	if (!ppgtt)
764 765
		return false;

766
	if (!IS_GEN8(to->i915))
767 768
		return false;

B
Ben Widawsky 已提交
769
	if (hw_flags & MI_RESTORE_INHIBIT)
770 771 772 773 774
		return true;

	return false;
}

775
static int do_rcs_switch(struct drm_i915_gem_request *req)
776
{
777
	struct i915_gem_context *to = req->ctx;
778
	struct intel_engine_cs *engine = req->engine;
779
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
780
	struct i915_gem_context *from;
781
	u32 hw_flags;
782
	int ret, i;
783

784
	if (skip_rcs_switch(ppgtt, engine, to))
785 786
		return 0;

787
	/* Trying to pin first makes error handling easier. */
788
	ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
789
				    to->ggtt_alignment,
790 791 792
				    0);
	if (ret)
		return ret;
793

794 795 796 797
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
798 799
	 *
	 * XXX: Doing so is painfully broken!
800
	 */
801
	from = engine->last_context;
802 803 804

	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out. Note
805 806 807
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
808 809 810
	 *
	 * XXX: We need a real interface to do this instead of trickery.
	 */
811
	ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
812 813
	if (ret)
		goto unpin_out;
814

815
	if (needs_pd_load_pre(ppgtt, engine, to)) {
816 817 818 819 820
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
821
		ret = ppgtt->switch_mm(ppgtt, req);
822 823 824 825
		if (ret)
			goto unpin_out;
	}

826
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
827 828 829 830
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
831
		hw_flags = MI_RESTORE_INHIBIT;
832
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
833 834 835
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
836

837 838
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
839
		if (ret)
840
			goto unpin_out;
841 842
	}

843 844 845 846 847 848
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
849
	if (from != NULL) {
850 851
		struct drm_i915_gem_object *obj = from->engine[RCS].state;

852 853 854 855 856 857 858
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
859 860
		obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_vma_move_to_active(i915_gem_obj_to_ggtt(obj), req, 0);
861

862
		/* obj is kept alive until the next request by its active ref */
863
		i915_gem_object_ggtt_unpin(obj);
864
		i915_gem_context_put(from);
865
	}
866
	engine->last_context = i915_gem_context_get(to);
867

868 869 870
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
871
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
872
		trace_switch_mm(engine, to);
873
		ret = ppgtt->switch_mm(ppgtt, req);
874 875 876 877 878 879 880 881 882
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

883 884
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
885 886 887 888 889

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
890
		ret = remap_l3(req, i);
891 892 893 894 895 896
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

897
	if (!to->engine[RCS].initialised) {
898 899
		if (engine->init_context) {
			ret = engine->init_context(req);
900
			if (ret)
901
				return ret;
902
		}
903
		to->engine[RCS].initialised = true;
904 905
	}

906
	return 0;
907 908

unpin_out:
909
	i915_gem_object_ggtt_unpin(to->engine[RCS].state);
910
	return ret;
911 912 913 914
}

/**
 * i915_switch_context() - perform a GPU context switch.
915
 * @req: request for which we'll execute the context switch
916 917 918
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
919
 * it will have a refcount > 1. This allows us to destroy the context abstract
920
 * object while letting the normal object tracking destroy the backing BO.
921 922 923 924
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
925
 */
926
int i915_switch_context(struct drm_i915_gem_request *req)
927
{
928
	struct intel_engine_cs *engine = req->engine;
929

930
	lockdep_assert_held(&req->i915->drm.struct_mutex);
931 932
	if (i915.enable_execlists)
		return 0;
933

934
	if (!req->ctx->engine[engine->id].state) {
935
		struct i915_gem_context *to = req->ctx;
936 937
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
938

939
		if (needs_pd_load_pre(ppgtt, engine, to)) {
940 941 942
			int ret;

			trace_switch_mm(engine, to);
943
			ret = ppgtt->switch_mm(ppgtt, req);
944 945 946
			if (ret)
				return ret;

947
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
948 949 950
		}

		if (to != engine->last_context) {
951
			if (engine->last_context)
952 953
				i915_gem_context_put(engine->last_context);
			engine->last_context = i915_gem_context_get(to);
954
		}
955

956
		return 0;
957
	}
958

959
	return do_rcs_switch(req);
960
}
961

962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;

	for_each_engine(engine, dev_priv) {
		struct drm_i915_gem_request *req;
		int ret;

		if (engine->last_context == NULL)
			continue;

		if (engine->last_context == dev_priv->kernel_context)
			continue;

		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

980
		ret = i915_switch_context(req);
981 982 983 984 985 986 987 988
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

989
static bool contexts_enabled(struct drm_device *dev)
990
{
991
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
992 993
}

994 995 996 997 998
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
999
	struct i915_gem_context *ctx;
1000 1001
	int ret;

1002
	if (!contexts_enabled(dev))
1003 1004
		return -ENODEV;

1005 1006 1007
	if (args->pad != 0)
		return -EINVAL;

1008 1009 1010 1011
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1012
	ctx = i915_gem_create_context(dev, file_priv);
1013
	mutex_unlock(&dev->struct_mutex);
1014 1015
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
1016

1017
	args->ctx_id = ctx->user_handle;
1018 1019
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

1020
	return 0;
1021 1022 1023 1024 1025 1026 1027
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
1028
	struct i915_gem_context *ctx;
1029 1030
	int ret;

1031 1032 1033
	if (args->pad != 0)
		return -EINVAL;

1034
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
1035
		return -ENOENT;
1036

1037 1038 1039 1040
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1041
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1042
	if (IS_ERR(ctx)) {
1043
		mutex_unlock(&dev->struct_mutex);
1044
		return PTR_ERR(ctx);
1045 1046
	}

1047
	idr_remove(&file_priv->context_idr, ctx->user_handle);
1048
	context_close(ctx);
1049 1050 1051 1052 1053
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}
1054 1055 1056 1057 1058 1059

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1060
	struct i915_gem_context *ctx;
1061 1062 1063 1064 1065 1066
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1067
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		args->value = ctx->hang_stats.ban_period_seconds;
		break;
1078 1079 1080
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1081 1082 1083 1084 1085 1086
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1087
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1088
		break;
1089 1090 1091
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
		break;
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1106
	struct i915_gem_context *ctx;
1107 1108 1109 1110 1111 1112
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1113
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		if (args->size)
			ret = -EINVAL;
		else if (args->value < ctx->hang_stats.ban_period_seconds &&
			 !capable(CAP_SYS_ADMIN))
			ret = -EPERM;
		else
			ctx->hang_stats.ban_period_seconds = args->value;
		break;
1129 1130 1131 1132 1133 1134
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
		if (args->size) {
			ret = -EINVAL;
		} else {
			if (args->value)
				ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
			else
				ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1145 1146
		}
		break;
1147 1148 1149 1150 1151 1152 1153 1154
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1155 1156 1157 1158

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1159
	struct drm_i915_private *dev_priv = to_i915(dev);
1160 1161
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1162
	struct i915_gem_context *ctx;
1163 1164 1165 1166 1167 1168 1169 1170
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1171
	ret = i915_mutex_lock_interruptible(dev);
1172 1173 1174
	if (ret)
		return ret;

1175
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}
	hs = &ctx->hang_stats;

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}