intel-agp.c 76.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * Intel AGPGART routines.
 */

#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
8
#include <linux/kernel.h>
L
Linus Torvalds 已提交
9 10 11 12
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include "agp.h"

13 14 15 16 17 18 19 20 21 22
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
 * on the Intel IOMMU support (CONFIG_DMAR).
 * Only newer chipsets need to bother with this, of course.
 */
#ifdef CONFIG_DMAR
#define USE_PCI_DMA_API 1
#endif

23 24
#define PCI_DEVICE_ID_INTEL_E7221_HB	0x2588
#define PCI_DEVICE_ID_INTEL_E7221_IG	0x258a
25 26
#define PCI_DEVICE_ID_INTEL_82946GZ_HB      0x2970
#define PCI_DEVICE_ID_INTEL_82946GZ_IG      0x2972
27 28
#define PCI_DEVICE_ID_INTEL_82G35_HB     0x2980
#define PCI_DEVICE_ID_INTEL_82G35_IG     0x2982
29 30 31 32
#define PCI_DEVICE_ID_INTEL_82965Q_HB       0x2990
#define PCI_DEVICE_ID_INTEL_82965Q_IG       0x2992
#define PCI_DEVICE_ID_INTEL_82965G_HB       0x29A0
#define PCI_DEVICE_ID_INTEL_82965G_IG       0x29A2
33 34
#define PCI_DEVICE_ID_INTEL_82965GM_HB      0x2A00
#define PCI_DEVICE_ID_INTEL_82965GM_IG      0x2A02
Z
Zhenyu Wang 已提交
35
#define PCI_DEVICE_ID_INTEL_82965GME_HB     0x2A10
36
#define PCI_DEVICE_ID_INTEL_82965GME_IG     0x2A12
Z
Zhenyu Wang 已提交
37
#define PCI_DEVICE_ID_INTEL_82945GME_HB     0x27AC
38
#define PCI_DEVICE_ID_INTEL_82945GME_IG     0x27AE
39 40 41 42
#define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB        0xA010
#define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG        0xA011
#define PCI_DEVICE_ID_INTEL_PINEVIEW_HB         0xA000
#define PCI_DEVICE_ID_INTEL_PINEVIEW_IG         0xA001
43 44 45 46 47 48
#define PCI_DEVICE_ID_INTEL_G33_HB          0x29C0
#define PCI_DEVICE_ID_INTEL_G33_IG          0x29C2
#define PCI_DEVICE_ID_INTEL_Q35_HB          0x29B0
#define PCI_DEVICE_ID_INTEL_Q35_IG          0x29B2
#define PCI_DEVICE_ID_INTEL_Q33_HB          0x29D0
#define PCI_DEVICE_ID_INTEL_Q33_IG          0x29D2
49 50
#define PCI_DEVICE_ID_INTEL_B43_HB          0x2E40
#define PCI_DEVICE_ID_INTEL_B43_IG          0x2E42
51 52
#define PCI_DEVICE_ID_INTEL_GM45_HB         0x2A40
#define PCI_DEVICE_ID_INTEL_GM45_IG         0x2A42
53 54
#define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB        0x2E00
#define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG        0x2E02
55 56 57 58
#define PCI_DEVICE_ID_INTEL_Q45_HB          0x2E10
#define PCI_DEVICE_ID_INTEL_Q45_IG          0x2E12
#define PCI_DEVICE_ID_INTEL_G45_HB          0x2E20
#define PCI_DEVICE_ID_INTEL_G45_IG          0x2E22
59 60
#define PCI_DEVICE_ID_INTEL_G41_HB          0x2E30
#define PCI_DEVICE_ID_INTEL_G41_IG          0x2E32
61 62 63 64
#define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB	    0x0040
#define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG	    0x0042
#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB	    0x0044
#define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB	    0x0062
65
#define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB    0x006a
66
#define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG	    0x0046
67

68 69 70 71 72 73 74 75
/* cover 915 and 945 variants */
#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)

76
#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
77 78 79 80
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
81
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
82

83 84
#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
85
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
86 87
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
88

89 90
#define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
91

92
#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
93
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
94
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
95
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
96
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
97
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
98 99
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
100 101
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB)
102

103 104 105
extern int agp_memory_reserved;


L
Linus Torvalds 已提交
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
/* Intel 815 register */
#define INTEL_815_APCONT	0x51
#define INTEL_815_ATTBASE_MASK	~0x1FFFFFFF

/* Intel i820 registers */
#define INTEL_I820_RDCR		0x51
#define INTEL_I820_ERRSTS	0xc8

/* Intel i840 registers */
#define INTEL_I840_MCHCFG	0x50
#define INTEL_I840_ERRSTS	0xc8

/* Intel i850 registers */
#define INTEL_I850_MCHCFG	0x50
#define INTEL_I850_ERRSTS	0xc8

/* intel 915G registers */
#define I915_GMADDR	0x18
#define I915_MMADDR	0x10
#define I915_PTEADDR	0x1C
#define I915_GMCH_GMS_STOLEN_48M	(0x6 << 4)
#define I915_GMCH_GMS_STOLEN_64M	(0x7 << 4)
128 129 130 131 132 133 134
#define G33_GMCH_GMS_STOLEN_128M	(0x8 << 4)
#define G33_GMCH_GMS_STOLEN_256M	(0x9 << 4)
#define INTEL_GMCH_GMS_STOLEN_96M	(0xa << 4)
#define INTEL_GMCH_GMS_STOLEN_160M	(0xb << 4)
#define INTEL_GMCH_GMS_STOLEN_224M	(0xc << 4)
#define INTEL_GMCH_GMS_STOLEN_352M	(0xd << 4)

135
#define I915_IFPADDR    0x60
L
Linus Torvalds 已提交
136

137 138
/* Intel 965G registers */
#define I965_MSAC 0x62
139
#define I965_IFPADDR    0x70
L
Linus Torvalds 已提交
140 141 142 143 144 145 146 147 148 149

/* Intel 7505 registers */
#define INTEL_I7505_APSIZE	0x74
#define INTEL_I7505_NCAPID	0x60
#define INTEL_I7505_NISTAT	0x6c
#define INTEL_I7505_ATTBASE	0x78
#define INTEL_I7505_ERRSTS	0x42
#define INTEL_I7505_AGPCTRL	0x70
#define INTEL_I7505_MCHCFG	0x50

D
Dave Jones 已提交
150
static const struct aper_size_info_fixed intel_i810_sizes[] =
L
Linus Torvalds 已提交
151 152 153 154 155 156 157 158
{
	{64, 16384, 4},
	/* The 32M mode still requires a 64k gatt */
	{32, 8192, 4}
};

#define AGP_DCACHE_MEMORY	1
#define AGP_PHYS_MEMORY		2
159
#define INTEL_AGP_CACHED_MEMORY 3
L
Linus Torvalds 已提交
160 161 162 163 164

static struct gatt_mask intel_i810_masks[] =
{
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
165 166 167
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
	 .type = INTEL_AGP_CACHED_MEMORY}
L
Linus Torvalds 已提交
168 169
};

170 171 172 173
static struct _intel_private {
	struct pci_dev *pcidev;	/* device one */
	u8 __iomem *registers;
	u32 __iomem *gtt;		/* I915G */
L
Linus Torvalds 已提交
174
	int num_dcache_entries;
175 176 177 178 179 180
	/* gtt_entries is the number of gtt entries that are already mapped
	 * to stolen memory.  Stolen memory is larger than the memory mapped
	 * through gtt_entries, as it includes some reserved space for the BIOS
	 * popup and for the GTT.
	 */
	int gtt_entries;			/* i830+ */
181
	int gtt_total_size;
182 183 184 185 186
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
	struct page *i8xx_page;
187
	struct resource ifp_resource;
188
	int resource_valid;
189
} intel_private;
L
Linus Torvalds 已提交
190

191
#ifdef USE_PCI_DMA_API
192
static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
193
{
194 195
	*ret = pci_map_page(intel_private.pcidev, page, 0,
			    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
196 197 198 199 200
	if (pci_dma_mapping_error(intel_private.pcidev, *ret))
		return -EINVAL;
	return 0;
}

201
static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
202
{
203 204
	pci_unmap_page(intel_private.pcidev, dma,
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
205 206
}

207 208
static void intel_agp_free_sglist(struct agp_memory *mem)
{
209 210 211 212 213 214
	struct sg_table st;

	st.sgl = mem->sg_list;
	st.orig_nents = st.nents = mem->page_count;

	sg_free_table(&st);
215 216 217 218 219

	mem->sg_list = NULL;
	mem->num_sg = 0;
}

220 221
static int intel_agp_map_memory(struct agp_memory *mem)
{
222
	struct sg_table st;
223 224 225 226 227
	struct scatterlist *sg;
	int i;

	DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);

228
	if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
229 230
		return -ENOMEM;

231 232
	mem->sg_list = sg = st.sgl;

233 234 235 236 237
	for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
		sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);

	mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
				 mem->page_count, PCI_DMA_BIDIRECTIONAL);
238 239
	if (unlikely(!mem->num_sg)) {
		intel_agp_free_sglist(mem);
240 241 242 243 244 245 246 247 248 249 250
		return -ENOMEM;
	}
	return 0;
}

static void intel_agp_unmap_memory(struct agp_memory *mem)
{
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

	pci_unmap_sg(intel_private.pcidev, mem->sg_list,
		     mem->page_count, PCI_DMA_BIDIRECTIONAL);
251
	intel_agp_free_sglist(mem);
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
}

static void intel_agp_insert_sg_entries(struct agp_memory *mem,
					off_t pg_start, int mask_type)
{
	struct scatterlist *sg;
	int i, j;

	j = pg_start;

	WARN_ON(!mem->num_sg);

	if (mem->num_sg == mem->page_count) {
		for_each_sg(mem->sg_list, sg, mem->page_count, i) {
			writel(agp_bridge->driver->mask_memory(agp_bridge,
					sg_dma_address(sg), mask_type),
					intel_private.gtt+j);
			j++;
		}
	} else {
		/* sg may merge pages, but we have to seperate
		 * per-page addr for GTT */
		unsigned int len, m;

		for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
			len = sg_dma_len(sg) / PAGE_SIZE;
			for (m = 0; m < len; m++) {
				writel(agp_bridge->driver->mask_memory(agp_bridge,
								       sg_dma_address(sg) + m * PAGE_SIZE,
								       mask_type),
				       intel_private.gtt+j);
				j++;
			}
		}
	}
	readl(intel_private.gtt+j-1);
}

#else

static void intel_agp_insert_sg_entries(struct agp_memory *mem,
					off_t pg_start, int mask_type)
{
	int i, j;

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
299
				page_to_phys(mem->pages[i]), mask_type),
300 301 302 303 304 305 306 307
		       intel_private.gtt+j);
	}

	readl(intel_private.gtt+j-1);
}

#endif

L
Linus Torvalds 已提交
308 309 310 311 312 313 314 315 316
static int intel_i810_fetch_size(void)
{
	u32 smram_miscc;
	struct aper_size_info_fixed *values;

	pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
317
		dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
L
Linus Torvalds 已提交
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
		return 0;
	}
	if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	} else {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values);
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

	return 0;
}

static int intel_i810_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

343 344
	if (!intel_private.registers) {
		pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
345 346
		temp &= 0xfff80000;

347 348
		intel_private.registers = ioremap(temp, 128 * 4096);
		if (!intel_private.registers) {
349 350
			dev_err(&intel_private.pcidev->dev,
				"can't remap memory\n");
351 352
			return -ENOMEM;
		}
L
Linus Torvalds 已提交
353 354
	}

355
	if ((readl(intel_private.registers+I810_DRAM_CTL)
L
Linus Torvalds 已提交
356 357
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		/* This will need to be dynamically assigned */
358 359
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
360
		intel_private.num_dcache_entries = 1024;
L
Linus Torvalds 已提交
361
	}
362
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
L
Linus Torvalds 已提交
363
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
364 365
	writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
366 367 368

	if (agp_bridge->driver->needs_scratch_page) {
		for (i = 0; i < current_size->num_entries; i++) {
369
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
370
		}
371
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI posting. */
L
Linus Torvalds 已提交
372 373 374 375 376 377 378
	}
	global_cache_flush();
	return 0;
}

static void intel_i810_cleanup(void)
{
379 380 381
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers);	/* PCI Posting. */
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
382 383 384 385 386 387 388 389 390 391 392 393 394
}

static void intel_i810_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
{
	return;
}

/* Exists to support ARGB cursors */
395
static struct page *i8xx_alloc_pages(void)
L
Linus Torvalds 已提交
396
{
397
	struct page *page;
L
Linus Torvalds 已提交
398

399
	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
L
Linus Torvalds 已提交
400 401 402
	if (page == NULL)
		return NULL;

403 404
	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
J
Jan Beulich 已提交
405
		__free_pages(page, 2);
L
Linus Torvalds 已提交
406 407 408 409
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
410
	return page;
L
Linus Torvalds 已提交
411 412
}

413
static void i8xx_destroy_pages(struct page *page)
L
Linus Torvalds 已提交
414
{
415
	if (page == NULL)
L
Linus Torvalds 已提交
416 417
		return;

418
	set_pages_wb(page, 4);
L
Linus Torvalds 已提交
419
	put_page(page);
J
Jan Beulich 已提交
420
	__free_pages(page, 2);
L
Linus Torvalds 已提交
421 422 423
	atomic_dec(&agp_bridge->current_memory_agp);
}

424 425 426 427 428 429 430 431 432 433 434
static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
					int type)
{
	if (type < AGP_USER_TYPES)
		return type;
	else if (type == AGP_USER_CACHED_MEMORY)
		return INTEL_AGP_CACHED_MEMORY;
	else
		return 0;
}

L
Linus Torvalds 已提交
435 436 437 438 439
static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i, j, num_entries;
	void *temp;
440 441
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
442

443
	if (mem->page_count == 0)
444
		goto out;
445

L
Linus Torvalds 已提交
446 447 448
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

449
	if ((pg_start + mem->page_count) > num_entries)
450
		goto out_err;
451

L
Linus Torvalds 已提交
452

453 454 455 456
	for (j = pg_start; j < (pg_start + mem->page_count); j++) {
		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
			ret = -EBUSY;
			goto out_err;
L
Linus Torvalds 已提交
457 458 459
		}
	}

460 461
	if (type != mem->type)
		goto out_err;
462

463 464 465 466 467 468 469 470
	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);

	switch (mask_type) {
	case AGP_DCACHE_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = pg_start; i < (pg_start + mem->page_count); i++) {
			writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
471
			       intel_private.registers+I810_PTE_BASE+(i*4));
472
		}
473
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
474 475 476 477 478 479 480
		break;
	case AGP_PHYS_MEMORY:
	case AGP_NORMAL_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
			writel(agp_bridge->driver->mask_memory(agp_bridge,
481
					page_to_phys(mem->pages[i]), mask_type),
482
			       intel_private.registers+I810_PTE_BASE+(j*4));
483
		}
484
		readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
485 486 487
		break;
	default:
		goto out_err;
L
Linus Torvalds 已提交
488 489 490
	}

	agp_bridge->driver->tlb_flush(mem);
491 492 493
out:
	ret = 0;
out_err:
D
Dave Airlie 已提交
494
	mem->is_flushed = true;
495
	return ret;
L
Linus Torvalds 已提交
496 497 498 499 500 501 502
}

static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i;

503 504 505
	if (mem->page_count == 0)
		return 0;

L
Linus Torvalds 已提交
506
	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
507
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
508
	}
509
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
L
Linus Torvalds 已提交
510 511 512 513 514 515 516 517 518 519 520 521 522

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
523
	struct page *page;
L
Linus Torvalds 已提交
524 525

	switch (pg_count) {
526
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
L
Linus Torvalds 已提交
527 528 529
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
530
		page = i8xx_alloc_pages();
L
Linus Torvalds 已提交
531 532 533 534 535
		break;
	default:
		return NULL;
	}

536
	if (page == NULL)
L
Linus Torvalds 已提交
537 538 539 540 541 542
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

543
	new->pages[0] = page;
L
Linus Torvalds 已提交
544 545
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
546 547 548
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
L
Linus Torvalds 已提交
549 550 551 552
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
553
	new->physical = page_to_phys(new->pages[0]);
L
Linus Torvalds 已提交
554 555 556 557 558 559 560 561
	return new;
}

static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
{
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY) {
562
		if (pg_count != intel_private.num_dcache_entries)
L
Linus Torvalds 已提交
563 564 565 566 567 568 569 570 571
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
572
		agp_free_page_array(new);
L
Linus Torvalds 已提交
573 574 575 576 577 578 579 580 581 582
		return new;
	}
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	return NULL;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
583
	if (curr->type == AGP_PHYS_MEMORY) {
L
Linus Torvalds 已提交
584
		if (curr->page_count == 4)
585
			i8xx_destroy_pages(curr->pages[0]);
A
Alan Hourihane 已提交
586
		else {
587
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
588
							     AGP_PAGE_DESTROY_UNMAP);
589
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
590
							     AGP_PAGE_DESTROY_FREE);
A
Alan Hourihane 已提交
591
		}
592
		agp_free_page_array(curr);
L
Linus Torvalds 已提交
593 594 595 596 597
	}
	kfree(curr);
}

static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
598
					    dma_addr_t addr, int type)
L
Linus Torvalds 已提交
599 600 601 602 603 604 605 606 607 608 609
{
	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

static struct aper_size_info_fixed intel_i830_sizes[] =
{
	{128, 32768, 5},
	/* The 64M mode still requires a 128k gatt */
	{64, 16384, 5},
	{256, 65536, 6},
610
	{512, 131072, 7},
L
Linus Torvalds 已提交
611 612 613 614 615 616 617 618 619
};

static void intel_i830_init_gtt_entries(void)
{
	u16 gmch_ctrl;
	int gtt_entries;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
620
	int size; /* reserved space (in kb) at the top of stolen memory */
L
Linus Torvalds 已提交
621

622
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
623

624 625
	if (IS_I965) {
		u32 pgetbl_ctl;
626
		pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641

		/* The 965 has a field telling us the size of the GTT,
		 * which may be larger than what is necessary to map the
		 * aperture.
		 */
		switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
		case I965_PGETBL_SIZE_128KB:
			size = 128;
			break;
		case I965_PGETBL_SIZE_256KB:
			size = 256;
			break;
		case I965_PGETBL_SIZE_512KB:
			size = 512;
			break;
Z
Zhenyu Wang 已提交
642 643 644 645 646 647 648 649 650
		case I965_PGETBL_SIZE_1MB:
			size = 1024;
			break;
		case I965_PGETBL_SIZE_2MB:
			size = 2048;
			break;
		case I965_PGETBL_SIZE_1_5MB:
			size = 1024 + 512;
			break;
651
		default:
652 653
			dev_info(&intel_private.pcidev->dev,
				 "unknown page table size, assuming 512KB\n");
654 655 656
			size = 512;
		}
		size += 4; /* add in BIOS popup space */
657
	} else if (IS_G33 && !IS_PINEVIEW) {
658 659 660 661 662 663 664 665 666
	/* G33's GTT size defined in gmch_ctrl */
		switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
		case G33_PGETBL_SIZE_1M:
			size = 1024;
			break;
		case G33_PGETBL_SIZE_2M:
			size = 2048;
			break;
		default:
667 668
			dev_info(&agp_bridge->dev->dev,
				 "unknown page table size 0x%x, assuming 512KB\n",
669 670 671 672
				(gmch_ctrl & G33_PGETBL_SIZE_MASK));
			size = 512;
		}
		size += 4;
673
	} else if (IS_G4X || IS_PINEVIEW) {
674
		/* On 4 series hardware, GTT stolen is separate from graphics
675 676 677 678
		 * stolen, ignore it in stolen gtt entries counting.  However,
		 * 4KB of the stolen memory doesn't get mapped to the GTT.
		 */
		size = 4;
679 680 681 682 683 684
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
		size = agp_bridge->driver->fetch_size() + 4;
	}
L
Linus Torvalds 已提交
685 686 687 688 689 690 691 692 693 694 695 696 697 698

	if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
			gtt_entries = KB(512) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_1024:
			gtt_entries = MB(1) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_8192:
			gtt_entries = MB(8) - KB(size);
			break;
		case I830_GMCH_GMS_LOCAL:
699
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
L
Linus Torvalds 已提交
700 701 702 703 704 705 706 707 708
			gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
			gtt_entries = 0;
			break;
		}
	} else {
709
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
L
Linus Torvalds 已提交
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
		case I855_GMCH_GMS_STOLEN_1M:
			gtt_entries = MB(1) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_4M:
			gtt_entries = MB(4) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_8M:
			gtt_entries = MB(8) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_16M:
			gtt_entries = MB(16) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_32M:
			gtt_entries = MB(32) - KB(size);
			break;
		case I915_GMCH_GMS_STOLEN_48M:
			/* Check it's really I915G */
727
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
L
Linus Torvalds 已提交
728 729 730 731 732 733
				gtt_entries = MB(48) - KB(size);
			else
				gtt_entries = 0;
			break;
		case I915_GMCH_GMS_STOLEN_64M:
			/* Check it's really I915G */
734
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
L
Linus Torvalds 已提交
735 736 737
				gtt_entries = MB(64) - KB(size);
			else
				gtt_entries = 0;
738 739
			break;
		case G33_GMCH_GMS_STOLEN_128M:
740
			if (IS_G33 || IS_I965 || IS_G4X)
741 742 743 744 745
				gtt_entries = MB(128) - KB(size);
			else
				gtt_entries = 0;
			break;
		case G33_GMCH_GMS_STOLEN_256M:
746
			if (IS_G33 || IS_I965 || IS_G4X)
747 748 749 750
				gtt_entries = MB(256) - KB(size);
			else
				gtt_entries = 0;
			break;
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
		case INTEL_GMCH_GMS_STOLEN_96M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(96) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(160) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(224) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(352) - KB(size);
			else
				gtt_entries = 0;
			break;
L
Linus Torvalds 已提交
775 776 777 778 779
		default:
			gtt_entries = 0;
			break;
		}
	}
780
	if (gtt_entries > 0) {
781
		dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
L
Linus Torvalds 已提交
782
		       gtt_entries / KB(1), local ? "local" : "stolen");
783 784
		gtt_entries /= KB(4);
	} else {
785 786
		dev_info(&agp_bridge->dev->dev,
		       "no pre-allocated video memory detected\n");
787 788
		gtt_entries = 0;
	}
L
Linus Torvalds 已提交
789

790
	intel_private.gtt_entries = gtt_entries;
L
Linus Torvalds 已提交
791 792
}

793 794 795 796 797 798 799
static void intel_i830_fini_flush(void)
{
	kunmap(intel_private.i8xx_page);
	intel_private.i8xx_flush_page = NULL;
	unmap_page_from_agp(intel_private.i8xx_page);

	__free_page(intel_private.i8xx_page);
800
	intel_private.i8xx_page = NULL;
801 802 803 804
}

static void intel_i830_setup_flush(void)
{
805 806 807
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;
808 809

	intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
810
	if (!intel_private.i8xx_page)
811 812 813 814 815 816 817
		return;

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
		intel_i830_fini_flush();
}

818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
static void
do_wbinvd(void *null)
{
	wbinvd();
}

/* The chipset_flush interface needs to get data that has already been
 * flushed out of the CPU all the way out to main memory, because the GPU
 * doesn't snoop those buffers.
 *
 * The 8xx series doesn't have the same lovely interface for flushing the
 * chipset write buffers that the later chips do. According to the 865
 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 * that it'll push whatever was in there out.  It appears to work.
 */
834 835 836 837
static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
{
	unsigned int *pg = intel_private.i8xx_flush_page;

838
	memset(pg, 0, 1024);
839

840 841 842 843 844 845
	if (cpu_has_clflush) {
		clflush_cache_range(pg, 1024);
	} else {
		if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
			printk(KERN_ERR "Timed out waiting for cache flush.\n");
	}
846 847
}

L
Linus Torvalds 已提交
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
/* The intel i830 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

863
	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
L
Linus Torvalds 已提交
864 865
	temp &= 0xfff80000;

866
	intel_private.registers = ioremap(temp, 128 * 4096);
867
	if (!intel_private.registers)
L
Linus Torvalds 已提交
868 869
		return -ENOMEM;

870
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
L
Linus Torvalds 已提交
871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
	global_cache_flush();	/* FIXME: ?? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}

/* Return the gatt table to a sane state. Use the top of stolen
 * memory for the GTT.
 */
static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
{
	return 0;
}

static int intel_i830_fetch_size(void)
{
	u16 gmch_ctrl;
	struct aper_size_info_fixed *values;

	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
	    agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
		/* 855GM/852GM/865G has 128MB aperture size */
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

906
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929

	if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	} else {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	}

	return 0;
}

static int intel_i830_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

930
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
L
Linus Torvalds 已提交
931 932
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

933
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
934
	gmch_ctrl |= I830_GMCH_ENABLED;
935
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
L
Linus Torvalds 已提交
936

937 938
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
939 940

	if (agp_bridge->driver->needs_scratch_page) {
941 942
		for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
943
		}
944
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI Posting. */
L
Linus Torvalds 已提交
945 946 947
	}

	global_cache_flush();
948 949

	intel_i830_setup_flush();
L
Linus Torvalds 已提交
950 951 952 953 954
	return 0;
}

static void intel_i830_cleanup(void)
{
955
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
956 957
}

958 959
static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
960
{
961
	int i, j, num_entries;
L
Linus Torvalds 已提交
962
	void *temp;
963 964
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
965

966
	if (mem->page_count == 0)
967
		goto out;
968

L
Linus Torvalds 已提交
969 970 971
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

972
	if (pg_start < intel_private.gtt_entries) {
973 974 975
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
L
Linus Torvalds 已提交
976

977 978
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
979
		goto out_err;
L
Linus Torvalds 已提交
980 981 982
	}

	if ((pg_start + mem->page_count) > num_entries)
983
		goto out_err;
L
Linus Torvalds 已提交
984 985 986 987 988

	/* The i830 can't check the GTT for entries since its read only,
	 * depend on the caller to make the correct offset decisions.
	 */

989 990 991 992
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
L
Linus Torvalds 已提交
993

994 995 996 997 998
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
999
		global_cache_flush();
L
Linus Torvalds 已提交
1000 1001 1002

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
1003
				page_to_phys(mem->pages[i]), mask_type),
1004
		       intel_private.registers+I810_PTE_BASE+(j*4));
L
Linus Torvalds 已提交
1005
	}
1006
	readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
L
Linus Torvalds 已提交
1007
	agp_bridge->driver->tlb_flush(mem);
1008 1009 1010 1011

out:
	ret = 0;
out_err:
D
Dave Airlie 已提交
1012
	mem->is_flushed = true;
1013
	return ret;
L
Linus Torvalds 已提交
1014 1015
}

1016 1017
static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1018 1019 1020
{
	int i;

1021 1022
	if (mem->page_count == 0)
		return 0;
L
Linus Torvalds 已提交
1023

1024
	if (pg_start < intel_private.gtt_entries) {
1025 1026
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
L
Linus Torvalds 已提交
1027 1028 1029 1030
		return -EINVAL;
	}

	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
1031
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
1032
	}
1033
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
L
Linus Torvalds 已提交
1034 1035 1036 1037 1038

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

1039
static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
L
Linus Torvalds 已提交
1040 1041 1042 1043 1044 1045 1046
{
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

1047 1048 1049 1050 1051 1052 1053
static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
	ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
				     pcibios_align_resource, agp_bridge->dev);

1054
	return ret;
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

	pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
1065
		intel_private.resource_valid = 1;
1066 1067 1068 1069
		pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		temp &= ~1;

1070
		intel_private.resource_valid = 1;
1071 1072 1073
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1074 1075 1076
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

1092
		intel_private.resource_valid = 1;
A
Andrew Morton 已提交
1093 1094
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
			upper_32_bits(intel_private.ifp_resource.start));
1095 1096 1097
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		u64 l64;
1098

1099 1100 1101
		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

1102
		intel_private.resource_valid = 1;
1103 1104 1105
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1106 1107 1108
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
1109 1110 1111
	}
}

1112 1113
static void intel_i9xx_setup_flush(void)
{
1114 1115 1116
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;
1117

1118
	/* setup a resource for this object */
1119 1120 1121 1122
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1123
	if (IS_I965 || IS_G33 || IS_G4X) {
1124 1125 1126 1127 1128 1129 1130 1131
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

	if (intel_private.ifp_resource.start) {
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
		if (!intel_private.i9xx_flush_page)
1132
			dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
1133 1134 1135
	}
}

L
Linus Torvalds 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144
static int intel_i915_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

1145
	pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
L
Linus Torvalds 已提交
1146 1147 1148

	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

1149
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
1150
	gmch_ctrl |= I830_GMCH_ENABLED;
1151
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
L
Linus Torvalds 已提交
1152

1153 1154
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
1155 1156

	if (agp_bridge->driver->needs_scratch_page) {
1157
		for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
1158
			writel(agp_bridge->scratch_page, intel_private.gtt+i);
L
Linus Torvalds 已提交
1159
		}
1160
		readl(intel_private.gtt+i-1);	/* PCI Posting. */
L
Linus Torvalds 已提交
1161 1162 1163
	}

	global_cache_flush();
1164

1165
	intel_i9xx_setup_flush();
1166

L
Linus Torvalds 已提交
1167 1168 1169 1170 1171
	return 0;
}

static void intel_i915_cleanup(void)
{
1172 1173
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
1174 1175 1176 1177
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
1178 1179
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
1180 1181
}

1182 1183
static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
{
1184 1185
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
1186 1187
}

1188 1189
static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1190
{
1191
	int num_entries;
L
Linus Torvalds 已提交
1192
	void *temp;
1193 1194
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
1195

1196
	if (mem->page_count == 0)
1197
		goto out;
1198

L
Linus Torvalds 已提交
1199 1200 1201
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

1202
	if (pg_start < intel_private.gtt_entries) {
1203 1204 1205
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
L
Linus Torvalds 已提交
1206

1207 1208
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
1209
		goto out_err;
L
Linus Torvalds 已提交
1210 1211 1212
	}

	if ((pg_start + mem->page_count) > num_entries)
1213
		goto out_err;
L
Linus Torvalds 已提交
1214

1215
	/* The i915 can't check the GTT for entries since it's read only;
L
Linus Torvalds 已提交
1216 1217 1218
	 * depend on the caller to make the correct offset decisions.
	 */

1219 1220 1221 1222
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
L
Linus Torvalds 已提交
1223

1224 1225 1226 1227 1228
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
1229
		global_cache_flush();
L
Linus Torvalds 已提交
1230

1231
	intel_agp_insert_sg_entries(mem, pg_start, mask_type);
L
Linus Torvalds 已提交
1232
	agp_bridge->driver->tlb_flush(mem);
1233 1234 1235 1236

 out:
	ret = 0;
 out_err:
D
Dave Airlie 已提交
1237
	mem->is_flushed = true;
1238
	return ret;
L
Linus Torvalds 已提交
1239 1240
}

1241 1242
static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1243 1244 1245
{
	int i;

1246 1247
	if (mem->page_count == 0)
		return 0;
L
Linus Torvalds 已提交
1248

1249
	if (pg_start < intel_private.gtt_entries) {
1250 1251
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
L
Linus Torvalds 已提交
1252 1253 1254
		return -EINVAL;
	}

1255
	for (i = pg_start; i < (mem->page_count + pg_start); i++)
1256
		writel(agp_bridge->scratch_page, intel_private.gtt+i);
1257

1258
	readl(intel_private.gtt+i-1);
L
Linus Torvalds 已提交
1259 1260 1261 1262 1263

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

1264 1265 1266 1267 1268
/* Return the aperture size by just checking the resource length.  The effect
 * described in the spec of the MSAC registers is just changing of the
 * resource size.
 */
static int intel_i9xx_fetch_size(void)
L
Linus Torvalds 已提交
1269
{
1270
	int num_sizes = ARRAY_SIZE(intel_i830_sizes);
1271 1272
	int aper_size; /* size in megabytes */
	int i;
L
Linus Torvalds 已提交
1273

1274
	aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
L
Linus Torvalds 已提交
1275

1276 1277 1278 1279 1280 1281 1282
	for (i = 0; i < num_sizes; i++) {
		if (aper_size == intel_i830_sizes[i].size) {
			agp_bridge->current_size = intel_i830_sizes + i;
			agp_bridge->previous_size = agp_bridge->current_size;
			return aper_size;
		}
	}
L
Linus Torvalds 已提交
1283

1284
	return 0;
L
Linus Torvalds 已提交
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
}

/* The intel i915 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp, temp2;
Z
Zhenyu Wang 已提交
1296
	int gtt_map_size = 256 * 1024;
L
Linus Torvalds 已提交
1297 1298 1299 1300 1301 1302

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

1303
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1304
	pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
L
Linus Torvalds 已提交
1305

Z
Zhenyu Wang 已提交
1306 1307 1308
	if (IS_G33)
	    gtt_map_size = 1024 * 1024; /* 1M on G33 */
	intel_private.gtt = ioremap(temp2, gtt_map_size);
1309
	if (!intel_private.gtt)
L
Linus Torvalds 已提交
1310 1311
		return -ENOMEM;

1312 1313
	intel_private.gtt_total_size = gtt_map_size / 4;

L
Linus Torvalds 已提交
1314 1315
	temp &= 0xfff80000;

1316
	intel_private.registers = ioremap(temp, 128 * 4096);
S
Scott Thompson 已提交
1317 1318
	if (!intel_private.registers) {
		iounmap(intel_private.gtt);
L
Linus Torvalds 已提交
1319
		return -ENOMEM;
S
Scott Thompson 已提交
1320
	}
L
Linus Torvalds 已提交
1321

1322
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
L
Linus Torvalds 已提交
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	global_cache_flush();	/* FIXME: ? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344

/*
 * The i965 supports 36-bit physical addresses, but to keep
 * the format of the GTT the same, the bits that don't fit
 * in a 32-bit word are shifted down to bits 4..7.
 *
 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
 * is always zero on 32-bit architectures, so no need to make
 * this conditional.
 */
static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1345
					    dma_addr_t addr, int type)
1346 1347 1348 1349 1350 1351 1352 1353
{
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;

	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

1354 1355 1356
static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
{
	switch (agp_bridge->dev->device) {
1357
	case PCI_DEVICE_ID_INTEL_GM45_HB:
1358
	case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
1359 1360
	case PCI_DEVICE_ID_INTEL_Q45_HB:
	case PCI_DEVICE_ID_INTEL_G45_HB:
1361
	case PCI_DEVICE_ID_INTEL_G41_HB:
1362
	case PCI_DEVICE_ID_INTEL_B43_HB:
1363 1364 1365
	case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
	case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
	case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
1366
	case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
1367 1368 1369 1370 1371 1372 1373
		*gtt_offset = *gtt_size = MB(2);
		break;
	default:
		*gtt_offset = *gtt_size = KB(512);
	}
}

1374
/* The intel i965 automatically initializes the agp aperture during POST.
1375 1376
 * Use the memory already set aside for in the GTT.
 */
1377 1378
static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
{
1379 1380 1381 1382 1383
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;
	int gtt_offset, gtt_size;
1384

1385 1386 1387 1388
	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;
1389

1390
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1391

1392
	temp &= 0xfff00000;
1393

1394
	intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Z
Zhenyu Wang 已提交
1395

1396
	intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
1397

1398 1399
	if (!intel_private.gtt)
		return -ENOMEM;
1400

1401 1402
	intel_private.gtt_total_size = gtt_size / 4;

1403 1404
	intel_private.registers = ioremap(temp, 128 * 4096);
	if (!intel_private.registers) {
S
Scott Thompson 已提交
1405 1406 1407
		iounmap(intel_private.gtt);
		return -ENOMEM;
	}
1408

1409 1410
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
	global_cache_flush();   /* FIXME: ? */
1411

1412 1413
	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();
1414

1415
	agp_bridge->gatt_table = NULL;
1416

1417
	agp_bridge->gatt_bus_addr = temp;
1418

1419
	return 0;
1420 1421
}

L
Linus Torvalds 已提交
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561

static int intel_fetch_size(void)
{
	int i;
	u16 temp;
	struct aper_size_info_16 *values;

	pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
	values = A_SIZE_16(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}

	return 0;
}

static int __intel_8xx_fetch_size(u8 temp)
{
	int i;
	struct aper_size_info_8 *values;

	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size =
				agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}
	return 0;
}

static int intel_8xx_fetch_size(void)
{
	u8 temp;

	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	return __intel_8xx_fetch_size(temp);
}

static int intel_815_fetch_size(void)
{
	u8 temp;

	/* Intel 815 chipsets have a _weird_ APSIZE register with only
	 * one non-reserved bit, so mask the others out ... */
	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	temp &= (1 << 3);

	return __intel_8xx_fetch_size(temp);
}

static void intel_tlbflush(struct agp_memory *mem)
{
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
}


static void intel_8xx_tlbflush(struct agp_memory *mem)
{
	u32 temp;
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
}


static void intel_cleanup(void)
{
	u16 temp;
	struct aper_size_info_16 *previous_size;

	previous_size = A_SIZE_16(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static void intel_8xx_cleanup(void)
{
	u16 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static int intel_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_16 *current_size;

	current_size = A_SIZE_16(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);

	/* paccfg/nbxcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
			(temp2 & ~(1 << 10)) | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
	return 0;
}

static int intel_815_configure(void)
{
	u32 temp, addr;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	/* attbase - aperture base */
	/* the Intel 815 chipset spec. says that bits 29-31 in the
	* ATTBASE register are reserved -> try not to write them */
	if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
1562
		dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
L
Linus Torvalds 已提交
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		return -EINVAL;
	}

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
	addr &= INTEL_815_ATTBASE_MASK;
	addr |= agp_bridge->gatt_bus_addr;
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* apcont */
	pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));

	/* clear any possible error conditions */
	/* Oddness : this chipset seems to have no ERRSTS register ! */
	return 0;
}

static void intel_820_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_820_cleanup(void)
{
	u8 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
			temp & ~(1 << 1));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			previous_size->size_value);
}


static int intel_820_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* global enable aperture access */
	/* This flag is not accessed through MCHCFG register as in */
	/* i850 chipset. */
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
	return 0;
}

static int intel_840_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
	return 0;
}

static int intel_845_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

1683 1684 1685 1686 1687 1688 1689 1690 1691
	if (agp_bridge->apbase_config != 0) {
		pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
				       agp_bridge->apbase_config);
	} else {
		/* address to map to */
		pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
		agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
		agp_bridge->apbase_config = temp;
	}
L
Linus Torvalds 已提交
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* agpm */
	pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
1704 1705

	intel_i830_setup_flush();
L
Linus Torvalds 已提交
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
	return 0;
}

static int intel_850_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
	return 0;
}

static int intel_860_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
	return 0;
}

static int intel_830mp_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* gmch */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
	return 0;
}

static int intel_7505_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mchcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));

	return 0;
}

/* Setup function */
D
Dave Jones 已提交
1825
static const struct gatt_mask intel_generic_masks[] =
L
Linus Torvalds 已提交
1826 1827 1828 1829
{
	{.mask = 0x00000017, .type = 0}
};

D
Dave Jones 已提交
1830
static const struct aper_size_info_8 intel_815_sizes[2] =
L
Linus Torvalds 已提交
1831 1832 1833 1834 1835
{
	{64, 16384, 4, 0},
	{32, 8192, 3, 8},
};

D
Dave Jones 已提交
1836
static const struct aper_size_info_8 intel_8xx_sizes[7] =
L
Linus Torvalds 已提交
1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

D
Dave Jones 已提交
1847
static const struct aper_size_info_16 intel_generic_sizes[7] =
L
Linus Torvalds 已提交
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

D
Dave Jones 已提交
1858
static const struct aper_size_info_8 intel_830mp_sizes[4] =
L
Linus Torvalds 已提交
1859 1860 1861 1862 1863 1864 1865
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56}
};

D
Dave Jones 已提交
1866
static const struct agp_bridge_driver intel_generic_driver = {
L
Linus Torvalds 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_generic_sizes,
	.size_type		= U16_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_configure,
	.fetch_size		= intel_fetch_size,
	.cleanup		= intel_cleanup,
	.tlb_flush		= intel_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1886
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1887
	.agp_destroy_page	= agp_generic_destroy_page,
1888
	.agp_destroy_pages      = agp_generic_destroy_pages,
1889
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1890 1891
};

D
Dave Jones 已提交
1892
static const struct agp_bridge_driver intel_810_driver = {
L
Linus Torvalds 已提交
1893 1894 1895 1896
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i810_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 2,
J
Joe Perches 已提交
1897
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
	.configure		= intel_i810_configure,
	.fetch_size		= intel_i810_fetch_size,
	.cleanup		= intel_i810_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= intel_i810_insert_entries,
	.remove_memory		= intel_i810_remove_entries,
	.alloc_by_type		= intel_i810_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1913
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1914
	.agp_destroy_page	= agp_generic_destroy_page,
1915
	.agp_destroy_pages      = agp_generic_destroy_pages,
1916
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1917 1918
};

D
Dave Jones 已提交
1919
static const struct agp_bridge_driver intel_815_driver = {
L
Linus Torvalds 已提交
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_815_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 2,
	.configure		= intel_815_configure,
	.fetch_size		= intel_815_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1939
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1940
	.agp_destroy_page	= agp_generic_destroy_page,
1941
	.agp_destroy_pages      = agp_generic_destroy_pages,
1942
	.agp_type_to_mask_type	= agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1943 1944
};

D
Dave Jones 已提交
1945
static const struct agp_bridge_driver intel_830_driver = {
L
Linus Torvalds 已提交
1946 1947 1948
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
1949
	.num_aperture_sizes	= 4,
J
Joe Perches 已提交
1950
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	.configure		= intel_i830_configure,
	.fetch_size		= intel_i830_fetch_size,
	.cleanup		= intel_i830_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i830_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i830_insert_entries,
	.remove_memory		= intel_i830_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1966
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1967
	.agp_destroy_page	= agp_generic_destroy_page,
1968
	.agp_destroy_pages      = agp_generic_destroy_pages,
1969
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
1970
	.chipset_flush		= intel_i830_chipset_flush,
L
Linus Torvalds 已提交
1971 1972
};

D
Dave Jones 已提交
1973
static const struct agp_bridge_driver intel_820_driver = {
L
Linus Torvalds 已提交
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_820_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_820_cleanup,
	.tlb_flush		= intel_820_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1993
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1994
	.agp_destroy_page	= agp_generic_destroy_page,
1995
	.agp_destroy_pages      = agp_generic_destroy_pages,
1996
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1997 1998
};

D
Dave Jones 已提交
1999
static const struct agp_bridge_driver intel_830mp_driver = {
L
Linus Torvalds 已提交
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_830mp_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 4,
	.configure		= intel_830mp_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2019
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2020
	.agp_destroy_page	= agp_generic_destroy_page,
2021
	.agp_destroy_pages      = agp_generic_destroy_pages,
2022
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2023 2024
};

D
Dave Jones 已提交
2025
static const struct agp_bridge_driver intel_840_driver = {
L
Linus Torvalds 已提交
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_840_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2045
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2046
	.agp_destroy_page	= agp_generic_destroy_page,
2047
	.agp_destroy_pages      = agp_generic_destroy_pages,
2048
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2049 2050
};

D
Dave Jones 已提交
2051
static const struct agp_bridge_driver intel_845_driver = {
L
Linus Torvalds 已提交
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_845_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2071
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2072
	.agp_destroy_page	= agp_generic_destroy_page,
2073
	.agp_destroy_pages      = agp_generic_destroy_pages,
2074
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
2075
	.chipset_flush		= intel_i830_chipset_flush,
L
Linus Torvalds 已提交
2076 2077
};

D
Dave Jones 已提交
2078
static const struct agp_bridge_driver intel_850_driver = {
L
Linus Torvalds 已提交
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_850_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2098
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2099
	.agp_destroy_page	= agp_generic_destroy_page,
2100
	.agp_destroy_pages      = agp_generic_destroy_pages,
2101
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2102 2103
};

D
Dave Jones 已提交
2104
static const struct agp_bridge_driver intel_860_driver = {
L
Linus Torvalds 已提交
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_860_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2124
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2125
	.agp_destroy_page	= agp_generic_destroy_page,
2126
	.agp_destroy_pages      = agp_generic_destroy_pages,
2127
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2128 2129
};

D
Dave Jones 已提交
2130
static const struct agp_bridge_driver intel_915_driver = {
L
Linus Torvalds 已提交
2131 2132 2133
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
2134
	.num_aperture_sizes	= 4,
J
Joe Perches 已提交
2135
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
2136
	.configure		= intel_i915_configure,
2137
	.fetch_size		= intel_i9xx_fetch_size,
L
Linus Torvalds 已提交
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2151
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2152
	.agp_destroy_page	= agp_generic_destroy_page,
2153
	.agp_destroy_pages      = agp_generic_destroy_pages,
2154
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
2155
	.chipset_flush		= intel_i915_chipset_flush,
2156 2157 2158 2159 2160 2161
#ifdef USE_PCI_DMA_API
	.agp_map_page		= intel_agp_map_page,
	.agp_unmap_page		= intel_agp_unmap_page,
	.agp_map_memory		= intel_agp_map_memory,
	.agp_unmap_memory	= intel_agp_unmap_memory,
#endif
L
Linus Torvalds 已提交
2162 2163
};

D
Dave Jones 已提交
2164
static const struct agp_bridge_driver intel_i965_driver = {
2165 2166 2167 2168 2169
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
2170 2171
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i965_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2185
	.agp_alloc_pages        = agp_generic_alloc_pages,
2186
	.agp_destroy_page	= agp_generic_destroy_page,
2187
	.agp_destroy_pages      = agp_generic_destroy_pages,
2188
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2189
	.chipset_flush		= intel_i915_chipset_flush,
2190 2191 2192 2193 2194 2195
#ifdef USE_PCI_DMA_API
	.agp_map_page		= intel_agp_map_page,
	.agp_unmap_page		= intel_agp_unmap_page,
	.agp_map_memory		= intel_agp_map_memory,
	.agp_unmap_memory	= intel_agp_unmap_memory,
#endif
2196
};
L
Linus Torvalds 已提交
2197

D
Dave Jones 已提交
2198
static const struct agp_bridge_driver intel_7505_driver = {
L
Linus Torvalds 已提交
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_7505_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2218
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2219
	.agp_destroy_page	= agp_generic_destroy_page,
2220
	.agp_destroy_pages      = agp_generic_destroy_pages,
2221
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2222 2223
};

2224
static const struct agp_bridge_driver intel_g33_driver = {
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2245
	.agp_alloc_pages        = agp_generic_alloc_pages,
2246
	.agp_destroy_page	= agp_generic_destroy_page,
2247
	.agp_destroy_pages      = agp_generic_destroy_pages,
2248
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2249
	.chipset_flush		= intel_i915_chipset_flush,
2250 2251 2252 2253 2254 2255
#ifdef USE_PCI_DMA_API
	.agp_map_page		= intel_agp_map_page,
	.agp_unmap_page		= intel_agp_unmap_page,
	.agp_map_memory		= intel_agp_map_memory,
	.agp_unmap_memory	= intel_agp_unmap_memory,
#endif
2256
};
L
Linus Torvalds 已提交
2257

2258
static int find_gmch(u16 device)
L
Linus Torvalds 已提交
2259
{
2260
	struct pci_dev *gmch_device;
L
Linus Torvalds 已提交
2261

2262 2263 2264
	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
2265
					     device, gmch_device);
L
Linus Torvalds 已提交
2266 2267
	}

2268
	if (!gmch_device)
L
Linus Torvalds 已提交
2269 2270
		return 0;

2271
	intel_private.pcidev = gmch_device;
L
Linus Torvalds 已提交
2272 2273 2274
	return 1;
}

2275 2276 2277 2278 2279 2280 2281
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_driver_description {
	unsigned int chip_id;
	unsigned int gmch_chip_id;
2282
	unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
2283 2284 2285 2286
	char *name;
	const struct agp_bridge_driver *driver;
	const struct agp_bridge_driver *gmch_driver;
} intel_agp_chipsets[] = {
2287 2288 2289 2290
	{ PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
2291
		NULL, &intel_810_driver },
2292
	{ PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
2293
		NULL, &intel_810_driver },
2294
	{ PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
2295
		NULL, &intel_810_driver },
2296 2297 2298 2299 2300
	{ PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
		&intel_815_driver, &intel_810_driver },
	{ PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
2301
		&intel_830mp_driver, &intel_830_driver },
2302 2303 2304
	{ PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
2305
		&intel_845_driver, &intel_830_driver },
2306
	{ PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
S
Stefan Husemann 已提交
2307 2308
	{ PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
		&intel_845_driver, &intel_830_driver },
2309 2310
	{ PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
2311
		&intel_845_driver, &intel_830_driver },
2312 2313
	{ PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
2314
		&intel_845_driver, &intel_830_driver },
2315
	{ PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
2316 2317
	{ PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
		NULL, &intel_915_driver },
2318
	{ PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
2319
		NULL, &intel_915_driver },
2320
	{ PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
2321
		NULL, &intel_915_driver },
2322
	{ PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
2323
		NULL, &intel_915_driver },
Z
Zhenyu Wang 已提交
2324
	{ PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
2325
		NULL, &intel_915_driver },
Z
Zhenyu Wang 已提交
2326
	{ PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
2327
		NULL, &intel_915_driver },
2328
	{ PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
2329
		NULL, &intel_i965_driver },
2330
	{ PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
2331
		NULL, &intel_i965_driver },
2332
	{ PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
2333
		NULL, &intel_i965_driver },
2334
	{ PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
2335
		NULL, &intel_i965_driver },
Z
Zhenyu Wang 已提交
2336
	{ PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
2337
		NULL, &intel_i965_driver },
Z
Zhenyu Wang 已提交
2338
	{ PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
2339
		NULL, &intel_i965_driver },
2340 2341 2342
	{ PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
2343
		NULL, &intel_g33_driver },
2344
	{ PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
2345
		NULL, &intel_g33_driver },
2346
	{ PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
2347
		NULL, &intel_g33_driver },
2348
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "Pineview",
2349
		NULL, &intel_g33_driver },
2350
	{ PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "Pineview",
2351
		NULL, &intel_g33_driver },
2352
	{ PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
2353 2354 2355
	    "GM45", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
	    "Eaglelake", NULL, &intel_i965_driver },
2356 2357 2358 2359
	{ PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
	    "Q45/Q43", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
	    "G45/G43", NULL, &intel_i965_driver },
2360 2361
	{ PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
	    "B43", NULL, &intel_i965_driver },
2362 2363
	{ PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
	    "G41", NULL, &intel_i965_driver },
2364 2365 2366 2367 2368 2369
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
	    "Ironlake/D", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
	    "Ironlake/M", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
	    "Ironlake/MA", NULL, &intel_i965_driver },
2370 2371
	{ PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
	    "Ironlake/MC2", NULL, &intel_i965_driver },
2372
	{ 0, 0, 0, NULL, NULL, NULL }
2373 2374
};

L
Linus Torvalds 已提交
2375 2376 2377 2378 2379 2380
static int __devinit agp_intel_probe(struct pci_dev *pdev,
				     const struct pci_device_id *ent)
{
	struct agp_bridge_data *bridge;
	u8 cap_ptr = 0;
	struct resource *r;
2381
	int i;
L
Linus Torvalds 已提交
2382 2383 2384 2385 2386 2387 2388

	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);

	bridge = agp_alloc_bridge();
	if (!bridge)
		return -ENOMEM;

2389 2390 2391 2392
	for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
		/* In case that multiple models of gfx chip may
		   stand on same host bridge type, this can be
		   sure we detect the right IGD. */
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
		if (pdev->device == intel_agp_chipsets[i].chip_id) {
			if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
				find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
				bridge->driver =
					intel_agp_chipsets[i].gmch_driver;
				break;
			} else if (intel_agp_chipsets[i].multi_gmch_chip) {
				continue;
			} else {
				bridge->driver = intel_agp_chipsets[i].driver;
				break;
			}
		}
2406 2407 2408
	}

	if (intel_agp_chipsets[i].name == NULL) {
L
Linus Torvalds 已提交
2409
		if (cap_ptr)
2410 2411
			dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
				 pdev->vendor, pdev->device);
2412 2413 2414 2415 2416
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	if (bridge->driver == NULL) {
2417 2418
		/* bridge has no AGP and no IGD detected */
		if (cap_ptr)
2419 2420
			dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
				 intel_agp_chipsets[i].gmch_chip_id);
L
Linus Torvalds 已提交
2421 2422
		agp_put_bridge(bridge);
		return -ENODEV;
2423
	}
L
Linus Torvalds 已提交
2424 2425 2426

	bridge->dev = pdev;
	bridge->capndx = cap_ptr;
2427
	bridge->dev_private_data = &intel_private;
L
Linus Torvalds 已提交
2428

2429
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
L
Linus Torvalds 已提交
2430 2431 2432 2433 2434 2435 2436 2437

	/*
	* The following fixes the case where the BIOS has "forgotten" to
	* provide an address range for the GART.
	* 20030610 - hamish@zot.org
	*/
	r = &pdev->resource[0];
	if (!r->start && r->end) {
2438
		if (pci_assign_resource(pdev, 0)) {
2439
			dev_err(&pdev->dev, "can't assign resource 0\n");
L
Linus Torvalds 已提交
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
			agp_put_bridge(bridge);
			return -ENODEV;
		}
	}

	/*
	* If the device has not been properly setup, the following will catch
	* the problem and should stop the system from crashing.
	* 20030610 - hamish@zot.org
	*/
	if (pci_enable_device(pdev)) {
2451
		dev_err(&pdev->dev, "can't enable PCI device\n");
L
Linus Torvalds 已提交
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	/* Fill in the mode register */
	if (cap_ptr) {
		pci_read_config_dword(pdev,
				bridge->capndx+PCI_AGP_STATUS,
				&bridge->mode);
	}

2463
	if (bridge->driver->mask_memory == intel_i965_mask_memory) {
2464 2465 2466
		if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
			dev_err(&intel_private.pcidev->dev,
				"set gfx device dma mask 36bit failed!\n");
2467 2468 2469 2470
		else
			pci_set_consistent_dma_mask(intel_private.pcidev,
						    DMA_BIT_MASK(36));
	}
2471

L
Linus Torvalds 已提交
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
	pci_set_drvdata(pdev, bridge);
	return agp_add_bridge(bridge);
}

static void __devexit agp_intel_remove(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);

	agp_remove_bridge(bridge);

2482 2483
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
L
Linus Torvalds 已提交
2484 2485 2486 2487

	agp_put_bridge(bridge);
}

2488
#ifdef CONFIG_PM
L
Linus Torvalds 已提交
2489 2490 2491
static int agp_intel_resume(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
K
Keith Packard 已提交
2492
	int ret_val;
L
Linus Torvalds 已提交
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507

	if (bridge->driver == &intel_generic_driver)
		intel_configure();
	else if (bridge->driver == &intel_850_driver)
		intel_850_configure();
	else if (bridge->driver == &intel_845_driver)
		intel_845_configure();
	else if (bridge->driver == &intel_830mp_driver)
		intel_830mp_configure();
	else if (bridge->driver == &intel_915_driver)
		intel_i915_configure();
	else if (bridge->driver == &intel_830_driver)
		intel_i830_configure();
	else if (bridge->driver == &intel_810_driver)
		intel_i810_configure();
2508 2509
	else if (bridge->driver == &intel_i965_driver)
		intel_i915_configure();
L
Linus Torvalds 已提交
2510

K
Keith Packard 已提交
2511 2512 2513 2514
	ret_val = agp_rebind_memory();
	if (ret_val != 0)
		return ret_val;

L
Linus Torvalds 已提交
2515 2516
	return 0;
}
2517
#endif
L
Linus Torvalds 已提交
2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542

static struct pci_device_id agp_intel_pci_table[] = {
#define ID(x)						\
	{						\
	.class		= (PCI_CLASS_BRIDGE_HOST << 8),	\
	.class_mask	= ~0,				\
	.vendor		= PCI_VENDOR_ID_INTEL,		\
	.device		= x,				\
	.subvendor	= PCI_ANY_ID,			\
	.subdevice	= PCI_ANY_ID,			\
	}
	ID(PCI_DEVICE_ID_INTEL_82443LX_0),
	ID(PCI_DEVICE_ID_INTEL_82443BX_0),
	ID(PCI_DEVICE_ID_INTEL_82443GX_0),
	ID(PCI_DEVICE_ID_INTEL_82810_MC1),
	ID(PCI_DEVICE_ID_INTEL_82810_MC3),
	ID(PCI_DEVICE_ID_INTEL_82810E_MC),
	ID(PCI_DEVICE_ID_INTEL_82815_MC),
	ID(PCI_DEVICE_ID_INTEL_82820_HB),
	ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
	ID(PCI_DEVICE_ID_INTEL_82830_HB),
	ID(PCI_DEVICE_ID_INTEL_82840_HB),
	ID(PCI_DEVICE_ID_INTEL_82845_HB),
	ID(PCI_DEVICE_ID_INTEL_82845G_HB),
	ID(PCI_DEVICE_ID_INTEL_82850_HB),
S
Stefan Husemann 已提交
2543
	ID(PCI_DEVICE_ID_INTEL_82854_HB),
L
Linus Torvalds 已提交
2544 2545 2546 2547 2548 2549 2550
	ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
	ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
	ID(PCI_DEVICE_ID_INTEL_82860_HB),
	ID(PCI_DEVICE_ID_INTEL_82865_HB),
	ID(PCI_DEVICE_ID_INTEL_82875_HB),
	ID(PCI_DEVICE_ID_INTEL_7505_0),
	ID(PCI_DEVICE_ID_INTEL_7205_0),
2551
	ID(PCI_DEVICE_ID_INTEL_E7221_HB),
L
Linus Torvalds 已提交
2552 2553
	ID(PCI_DEVICE_ID_INTEL_82915G_HB),
	ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
A
Alan Hourihane 已提交
2554
	ID(PCI_DEVICE_ID_INTEL_82945G_HB),
2555
	ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Z
Zhenyu Wang 已提交
2556
	ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
2557 2558
	ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
	ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
2559
	ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
2560
	ID(PCI_DEVICE_ID_INTEL_82G35_HB),
2561 2562
	ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
	ID(PCI_DEVICE_ID_INTEL_82965G_HB),
2563
	ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Z
Zhenyu Wang 已提交
2564
	ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
2565 2566 2567
	ID(PCI_DEVICE_ID_INTEL_G33_HB),
	ID(PCI_DEVICE_ID_INTEL_Q35_HB),
	ID(PCI_DEVICE_ID_INTEL_Q33_HB),
2568
	ID(PCI_DEVICE_ID_INTEL_GM45_HB),
2569
	ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
2570 2571
	ID(PCI_DEVICE_ID_INTEL_Q45_HB),
	ID(PCI_DEVICE_ID_INTEL_G45_HB),
2572
	ID(PCI_DEVICE_ID_INTEL_G41_HB),
2573
	ID(PCI_DEVICE_ID_INTEL_B43_HB),
2574 2575 2576
	ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
	ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
	ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
2577
	ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
L
Linus Torvalds 已提交
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	{ }
};

MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);

static struct pci_driver agp_intel_pci_driver = {
	.name		= "agpgart-intel",
	.id_table	= agp_intel_pci_table,
	.probe		= agp_intel_probe,
	.remove		= __devexit_p(agp_intel_remove),
2588
#ifdef CONFIG_PM
L
Linus Torvalds 已提交
2589
	.resume		= agp_intel_resume,
2590
#endif
L
Linus Torvalds 已提交
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
};

static int __init agp_intel_init(void)
{
	if (agp_off)
		return -EINVAL;
	return pci_register_driver(&agp_intel_pci_driver);
}

static void __exit agp_intel_cleanup(void)
{
	pci_unregister_driver(&agp_intel_pci_driver);
}

module_init(agp_intel_init);
module_exit(agp_intel_cleanup);

D
Dave Jones 已提交
2608
MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
L
Linus Torvalds 已提交
2609
MODULE_LICENSE("GPL and additional rights");