intel-agp.c 75.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * Intel AGPGART routines.
 */

#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
8
#include <linux/kernel.h>
L
Linus Torvalds 已提交
9 10 11 12
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include "agp.h"

13 14 15 16 17 18 19 20 21 22
/*
 * If we have Intel graphics, we're not going to have anything other than
 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
 * on the Intel IOMMU support (CONFIG_DMAR).
 * Only newer chipsets need to bother with this, of course.
 */
#ifdef CONFIG_DMAR
#define USE_PCI_DMA_API 1
#endif

23 24
#define PCI_DEVICE_ID_INTEL_E7221_HB	0x2588
#define PCI_DEVICE_ID_INTEL_E7221_IG	0x258a
25 26
#define PCI_DEVICE_ID_INTEL_82946GZ_HB      0x2970
#define PCI_DEVICE_ID_INTEL_82946GZ_IG      0x2972
27 28
#define PCI_DEVICE_ID_INTEL_82G35_HB     0x2980
#define PCI_DEVICE_ID_INTEL_82G35_IG     0x2982
29 30 31 32
#define PCI_DEVICE_ID_INTEL_82965Q_HB       0x2990
#define PCI_DEVICE_ID_INTEL_82965Q_IG       0x2992
#define PCI_DEVICE_ID_INTEL_82965G_HB       0x29A0
#define PCI_DEVICE_ID_INTEL_82965G_IG       0x29A2
33 34
#define PCI_DEVICE_ID_INTEL_82965GM_HB      0x2A00
#define PCI_DEVICE_ID_INTEL_82965GM_IG      0x2A02
Z
Zhenyu Wang 已提交
35
#define PCI_DEVICE_ID_INTEL_82965GME_HB     0x2A10
36
#define PCI_DEVICE_ID_INTEL_82965GME_IG     0x2A12
Z
Zhenyu Wang 已提交
37
#define PCI_DEVICE_ID_INTEL_82945GME_HB     0x27AC
38
#define PCI_DEVICE_ID_INTEL_82945GME_IG     0x27AE
39 40 41 42
#define PCI_DEVICE_ID_INTEL_IGDGM_HB        0xA010
#define PCI_DEVICE_ID_INTEL_IGDGM_IG        0xA011
#define PCI_DEVICE_ID_INTEL_IGDG_HB         0xA000
#define PCI_DEVICE_ID_INTEL_IGDG_IG         0xA001
43 44 45 46 47 48
#define PCI_DEVICE_ID_INTEL_G33_HB          0x29C0
#define PCI_DEVICE_ID_INTEL_G33_IG          0x29C2
#define PCI_DEVICE_ID_INTEL_Q35_HB          0x29B0
#define PCI_DEVICE_ID_INTEL_Q35_IG          0x29B2
#define PCI_DEVICE_ID_INTEL_Q33_HB          0x29D0
#define PCI_DEVICE_ID_INTEL_Q33_IG          0x29D2
49 50
#define PCI_DEVICE_ID_INTEL_GM45_HB         0x2A40
#define PCI_DEVICE_ID_INTEL_GM45_IG         0x2A42
51 52 53 54 55 56
#define PCI_DEVICE_ID_INTEL_IGD_E_HB        0x2E00
#define PCI_DEVICE_ID_INTEL_IGD_E_IG        0x2E02
#define PCI_DEVICE_ID_INTEL_Q45_HB          0x2E10
#define PCI_DEVICE_ID_INTEL_Q45_IG          0x2E12
#define PCI_DEVICE_ID_INTEL_G45_HB          0x2E20
#define PCI_DEVICE_ID_INTEL_G45_IG          0x2E22
57 58
#define PCI_DEVICE_ID_INTEL_G41_HB          0x2E30
#define PCI_DEVICE_ID_INTEL_G41_IG          0x2E32
59 60 61 62
#define PCI_DEVICE_ID_INTEL_IGDNG_D_HB	    0x0040
#define PCI_DEVICE_ID_INTEL_IGDNG_D_IG	    0x0042
#define PCI_DEVICE_ID_INTEL_IGDNG_M_HB	    0x0044
#define PCI_DEVICE_ID_INTEL_IGDNG_M_IG	    0x0046
63

64 65 66 67 68 69 70 71
/* cover 915 and 945 variants */
#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)

72
#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
73 74 75 76
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
77
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
78

79 80
#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
81 82 83 84 85 86
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)

#define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
87

88 89
#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
90
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
91
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
92 93 94
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
95

96 97 98
extern int agp_memory_reserved;


L
Linus Torvalds 已提交
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
/* Intel 815 register */
#define INTEL_815_APCONT	0x51
#define INTEL_815_ATTBASE_MASK	~0x1FFFFFFF

/* Intel i820 registers */
#define INTEL_I820_RDCR		0x51
#define INTEL_I820_ERRSTS	0xc8

/* Intel i840 registers */
#define INTEL_I840_MCHCFG	0x50
#define INTEL_I840_ERRSTS	0xc8

/* Intel i850 registers */
#define INTEL_I850_MCHCFG	0x50
#define INTEL_I850_ERRSTS	0xc8

/* intel 915G registers */
#define I915_GMADDR	0x18
#define I915_MMADDR	0x10
#define I915_PTEADDR	0x1C
#define I915_GMCH_GMS_STOLEN_48M	(0x6 << 4)
#define I915_GMCH_GMS_STOLEN_64M	(0x7 << 4)
121 122 123 124 125 126 127
#define G33_GMCH_GMS_STOLEN_128M	(0x8 << 4)
#define G33_GMCH_GMS_STOLEN_256M	(0x9 << 4)
#define INTEL_GMCH_GMS_STOLEN_96M	(0xa << 4)
#define INTEL_GMCH_GMS_STOLEN_160M	(0xb << 4)
#define INTEL_GMCH_GMS_STOLEN_224M	(0xc << 4)
#define INTEL_GMCH_GMS_STOLEN_352M	(0xd << 4)

128
#define I915_IFPADDR    0x60
L
Linus Torvalds 已提交
129

130 131
/* Intel 965G registers */
#define I965_MSAC 0x62
132
#define I965_IFPADDR    0x70
L
Linus Torvalds 已提交
133 134 135 136 137 138 139 140 141 142

/* Intel 7505 registers */
#define INTEL_I7505_APSIZE	0x74
#define INTEL_I7505_NCAPID	0x60
#define INTEL_I7505_NISTAT	0x6c
#define INTEL_I7505_ATTBASE	0x78
#define INTEL_I7505_ERRSTS	0x42
#define INTEL_I7505_AGPCTRL	0x70
#define INTEL_I7505_MCHCFG	0x50

D
Dave Jones 已提交
143
static const struct aper_size_info_fixed intel_i810_sizes[] =
L
Linus Torvalds 已提交
144 145 146 147 148 149 150 151
{
	{64, 16384, 4},
	/* The 32M mode still requires a 64k gatt */
	{32, 8192, 4}
};

#define AGP_DCACHE_MEMORY	1
#define AGP_PHYS_MEMORY		2
152
#define INTEL_AGP_CACHED_MEMORY 3
L
Linus Torvalds 已提交
153 154 155 156 157

static struct gatt_mask intel_i810_masks[] =
{
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
158 159 160
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
	 .type = INTEL_AGP_CACHED_MEMORY}
L
Linus Torvalds 已提交
161 162
};

163 164 165 166
static struct _intel_private {
	struct pci_dev *pcidev;	/* device one */
	u8 __iomem *registers;
	u32 __iomem *gtt;		/* I915G */
L
Linus Torvalds 已提交
167
	int num_dcache_entries;
168 169 170 171 172 173
	/* gtt_entries is the number of gtt entries that are already mapped
	 * to stolen memory.  Stolen memory is larger than the memory mapped
	 * through gtt_entries, as it includes some reserved space for the BIOS
	 * popup and for the GTT.
	 */
	int gtt_entries;			/* i830+ */
174 175 176 177 178
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
	struct page *i8xx_page;
179
	struct resource ifp_resource;
180
	int resource_valid;
181
} intel_private;
L
Linus Torvalds 已提交
182

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
#ifdef USE_PCI_DMA_API
static int intel_agp_map_page(void *addr, dma_addr_t *ret)
{
	*ret = pci_map_single(intel_private.pcidev, addr,
			      PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(intel_private.pcidev, *ret))
		return -EINVAL;
	return 0;
}

static void intel_agp_unmap_page(void *addr, dma_addr_t dma)
{
	pci_unmap_single(intel_private.pcidev, dma,
			 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
}

static int intel_agp_map_memory(struct agp_memory *mem)
{
	struct scatterlist *sg;
	int i;

	DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);

	if ((mem->page_count * sizeof(*mem->sg_list)) < 2*PAGE_SIZE)
		mem->sg_list = kcalloc(mem->page_count, sizeof(*mem->sg_list),
				       GFP_KERNEL);

	if (mem->sg_list == NULL) {
		mem->sg_list = vmalloc(mem->page_count * sizeof(*mem->sg_list));
		mem->sg_vmalloc_flag = 1;
	}

	if (!mem->sg_list) {
		mem->sg_vmalloc_flag = 0;
		return -ENOMEM;
	}
	sg_init_table(mem->sg_list, mem->page_count);

	sg = mem->sg_list;
	for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
		sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);

	mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
				 mem->page_count, PCI_DMA_BIDIRECTIONAL);
	if (!mem->num_sg) {
		if (mem->sg_vmalloc_flag)
			vfree(mem->sg_list);
		else
			kfree(mem->sg_list);
		mem->sg_list = NULL;
		mem->sg_vmalloc_flag = 0;
		return -ENOMEM;
	}
	return 0;
}

static void intel_agp_unmap_memory(struct agp_memory *mem)
{
	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);

	pci_unmap_sg(intel_private.pcidev, mem->sg_list,
		     mem->page_count, PCI_DMA_BIDIRECTIONAL);
	if (mem->sg_vmalloc_flag)
		vfree(mem->sg_list);
	else
		kfree(mem->sg_list);
	mem->sg_vmalloc_flag = 0;
	mem->sg_list = NULL;
	mem->num_sg = 0;
}

static void intel_agp_insert_sg_entries(struct agp_memory *mem,
					off_t pg_start, int mask_type)
{
	struct scatterlist *sg;
	int i, j;

	j = pg_start;

	WARN_ON(!mem->num_sg);

	if (mem->num_sg == mem->page_count) {
		for_each_sg(mem->sg_list, sg, mem->page_count, i) {
			writel(agp_bridge->driver->mask_memory(agp_bridge,
					sg_dma_address(sg), mask_type),
					intel_private.gtt+j);
			j++;
		}
	} else {
		/* sg may merge pages, but we have to seperate
		 * per-page addr for GTT */
		unsigned int len, m;

		for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
			len = sg_dma_len(sg) / PAGE_SIZE;
			for (m = 0; m < len; m++) {
				writel(agp_bridge->driver->mask_memory(agp_bridge,
								       sg_dma_address(sg) + m * PAGE_SIZE,
								       mask_type),
				       intel_private.gtt+j);
				j++;
			}
		}
	}
	readl(intel_private.gtt+j-1);
}

#else

static void intel_agp_insert_sg_entries(struct agp_memory *mem,
					off_t pg_start, int mask_type)
{
	int i, j;

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
			       phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
		       intel_private.gtt+j);
	}

	readl(intel_private.gtt+j-1);
}

#endif

L
Linus Torvalds 已提交
308 309 310 311 312 313 314 315 316
static int intel_i810_fetch_size(void)
{
	u32 smram_miscc;
	struct aper_size_info_fixed *values;

	pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
317
		dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
L
Linus Torvalds 已提交
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
		return 0;
	}
	if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	} else {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values);
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

	return 0;
}

static int intel_i810_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

343 344
	if (!intel_private.registers) {
		pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
345 346
		temp &= 0xfff80000;

347 348
		intel_private.registers = ioremap(temp, 128 * 4096);
		if (!intel_private.registers) {
349 350
			dev_err(&intel_private.pcidev->dev,
				"can't remap memory\n");
351 352
			return -ENOMEM;
		}
L
Linus Torvalds 已提交
353 354
	}

355
	if ((readl(intel_private.registers+I810_DRAM_CTL)
L
Linus Torvalds 已提交
356 357
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		/* This will need to be dynamically assigned */
358 359
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
360
		intel_private.num_dcache_entries = 1024;
L
Linus Torvalds 已提交
361
	}
362
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
L
Linus Torvalds 已提交
363
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
364 365
	writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
366 367 368

	if (agp_bridge->driver->needs_scratch_page) {
		for (i = 0; i < current_size->num_entries; i++) {
369
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
370
		}
371
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI posting. */
L
Linus Torvalds 已提交
372 373 374 375 376 377 378
	}
	global_cache_flush();
	return 0;
}

static void intel_i810_cleanup(void)
{
379 380 381
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers);	/* PCI Posting. */
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
382 383 384 385 386 387 388 389 390 391 392 393 394
}

static void intel_i810_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
{
	return;
}

/* Exists to support ARGB cursors */
395
static struct page *i8xx_alloc_pages(void)
L
Linus Torvalds 已提交
396
{
397
	struct page *page;
L
Linus Torvalds 已提交
398

399
	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
L
Linus Torvalds 已提交
400 401 402
	if (page == NULL)
		return NULL;

403 404
	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
J
Jan Beulich 已提交
405
		__free_pages(page, 2);
L
Linus Torvalds 已提交
406 407 408 409
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
410
	return page;
L
Linus Torvalds 已提交
411 412
}

413
static void i8xx_destroy_pages(struct page *page)
L
Linus Torvalds 已提交
414
{
415
	if (page == NULL)
L
Linus Torvalds 已提交
416 417
		return;

418
	set_pages_wb(page, 4);
L
Linus Torvalds 已提交
419
	put_page(page);
J
Jan Beulich 已提交
420
	__free_pages(page, 2);
L
Linus Torvalds 已提交
421 422 423
	atomic_dec(&agp_bridge->current_memory_agp);
}

424 425 426 427 428 429 430 431 432 433 434
static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
					int type)
{
	if (type < AGP_USER_TYPES)
		return type;
	else if (type == AGP_USER_CACHED_MEMORY)
		return INTEL_AGP_CACHED_MEMORY;
	else
		return 0;
}

L
Linus Torvalds 已提交
435 436 437 438 439
static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i, j, num_entries;
	void *temp;
440 441
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
442

443
	if (mem->page_count == 0)
444
		goto out;
445

L
Linus Torvalds 已提交
446 447 448
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

449
	if ((pg_start + mem->page_count) > num_entries)
450
		goto out_err;
451

L
Linus Torvalds 已提交
452

453 454 455 456
	for (j = pg_start; j < (pg_start + mem->page_count); j++) {
		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
			ret = -EBUSY;
			goto out_err;
L
Linus Torvalds 已提交
457 458 459
		}
	}

460 461
	if (type != mem->type)
		goto out_err;
462

463 464 465 466 467 468 469 470
	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);

	switch (mask_type) {
	case AGP_DCACHE_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = pg_start; i < (pg_start + mem->page_count); i++) {
			writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
471
			       intel_private.registers+I810_PTE_BASE+(i*4));
472
		}
473
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
474 475 476 477 478 479 480
		break;
	case AGP_PHYS_MEMORY:
	case AGP_NORMAL_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
			writel(agp_bridge->driver->mask_memory(agp_bridge,
481
							       phys_to_gart(page_to_phys(mem->pages[i])),
482
							       mask_type),
483
			       intel_private.registers+I810_PTE_BASE+(j*4));
484
		}
485
		readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
486 487 488
		break;
	default:
		goto out_err;
L
Linus Torvalds 已提交
489 490 491
	}

	agp_bridge->driver->tlb_flush(mem);
492 493 494
out:
	ret = 0;
out_err:
D
Dave Airlie 已提交
495
	mem->is_flushed = true;
496
	return ret;
L
Linus Torvalds 已提交
497 498 499 500 501 502 503
}

static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i;

504 505 506
	if (mem->page_count == 0)
		return 0;

L
Linus Torvalds 已提交
507
	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
508
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
509
	}
510
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
L
Linus Torvalds 已提交
511 512 513 514 515 516 517 518 519 520 521 522 523

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
524
	struct page *page;
L
Linus Torvalds 已提交
525 526

	switch (pg_count) {
527
	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
L
Linus Torvalds 已提交
528 529 530
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
531
		page = i8xx_alloc_pages();
L
Linus Torvalds 已提交
532 533 534 535 536
		break;
	default:
		return NULL;
	}

537
	if (page == NULL)
L
Linus Torvalds 已提交
538 539 540 541 542 543
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

544
	new->pages[0] = page;
L
Linus Torvalds 已提交
545 546
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
547 548 549
		new->pages[1] = new->pages[0] + 1;
		new->pages[2] = new->pages[1] + 1;
		new->pages[3] = new->pages[2] + 1;
L
Linus Torvalds 已提交
550 551 552 553
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
554
	new->physical = page_to_phys(new->pages[0]);
L
Linus Torvalds 已提交
555 556 557 558 559 560 561 562
	return new;
}

static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
{
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY) {
563
		if (pg_count != intel_private.num_dcache_entries)
L
Linus Torvalds 已提交
564 565 566 567 568 569 570 571 572
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
573
		agp_free_page_array(new);
L
Linus Torvalds 已提交
574 575 576 577 578 579 580 581 582 583
		return new;
	}
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	return NULL;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
584
	if (curr->type == AGP_PHYS_MEMORY) {
L
Linus Torvalds 已提交
585
		if (curr->page_count == 4)
586
			i8xx_destroy_pages(curr->pages[0]);
A
Alan Hourihane 已提交
587
		else {
588
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
589
							     AGP_PAGE_DESTROY_UNMAP);
590
			agp_bridge->driver->agp_destroy_page(curr->pages[0],
591
							     AGP_PAGE_DESTROY_FREE);
A
Alan Hourihane 已提交
592
		}
593
		agp_free_page_array(curr);
L
Linus Torvalds 已提交
594 595 596 597 598
	}
	kfree(curr);
}

static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
599
					    dma_addr_t addr, int type)
L
Linus Torvalds 已提交
600 601 602 603 604 605 606 607 608 609 610
{
	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

static struct aper_size_info_fixed intel_i830_sizes[] =
{
	{128, 32768, 5},
	/* The 64M mode still requires a 128k gatt */
	{64, 16384, 5},
	{256, 65536, 6},
611
	{512, 131072, 7},
L
Linus Torvalds 已提交
612 613 614 615 616 617 618 619 620
};

static void intel_i830_init_gtt_entries(void)
{
	u16 gmch_ctrl;
	int gtt_entries;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
621
	int size; /* reserved space (in kb) at the top of stolen memory */
L
Linus Torvalds 已提交
622

623
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
624

625 626
	if (IS_I965) {
		u32 pgetbl_ctl;
627
		pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642

		/* The 965 has a field telling us the size of the GTT,
		 * which may be larger than what is necessary to map the
		 * aperture.
		 */
		switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
		case I965_PGETBL_SIZE_128KB:
			size = 128;
			break;
		case I965_PGETBL_SIZE_256KB:
			size = 256;
			break;
		case I965_PGETBL_SIZE_512KB:
			size = 512;
			break;
Z
Zhenyu Wang 已提交
643 644 645 646 647 648 649 650 651
		case I965_PGETBL_SIZE_1MB:
			size = 1024;
			break;
		case I965_PGETBL_SIZE_2MB:
			size = 2048;
			break;
		case I965_PGETBL_SIZE_1_5MB:
			size = 1024 + 512;
			break;
652
		default:
653 654
			dev_info(&intel_private.pcidev->dev,
				 "unknown page table size, assuming 512KB\n");
655 656 657
			size = 512;
		}
		size += 4; /* add in BIOS popup space */
658
	} else if (IS_G33 && !IS_IGD) {
659 660 661 662 663 664 665 666 667
	/* G33's GTT size defined in gmch_ctrl */
		switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
		case G33_PGETBL_SIZE_1M:
			size = 1024;
			break;
		case G33_PGETBL_SIZE_2M:
			size = 2048;
			break;
		default:
668 669
			dev_info(&agp_bridge->dev->dev,
				 "unknown page table size 0x%x, assuming 512KB\n",
670 671 672 673
				(gmch_ctrl & G33_PGETBL_SIZE_MASK));
			size = 512;
		}
		size += 4;
674
	} else if (IS_G4X || IS_IGD) {
675
		/* On 4 series hardware, GTT stolen is separate from graphics
676 677 678 679
		 * stolen, ignore it in stolen gtt entries counting.  However,
		 * 4KB of the stolen memory doesn't get mapped to the GTT.
		 */
		size = 4;
680 681 682 683 684 685
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
		size = agp_bridge->driver->fetch_size() + 4;
	}
L
Linus Torvalds 已提交
686 687 688 689 690 691 692 693 694 695 696 697 698 699

	if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
			gtt_entries = KB(512) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_1024:
			gtt_entries = MB(1) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_8192:
			gtt_entries = MB(8) - KB(size);
			break;
		case I830_GMCH_GMS_LOCAL:
700
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
L
Linus Torvalds 已提交
701 702 703 704 705 706 707 708 709
			gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
			gtt_entries = 0;
			break;
		}
	} else {
710
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
L
Linus Torvalds 已提交
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
		case I855_GMCH_GMS_STOLEN_1M:
			gtt_entries = MB(1) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_4M:
			gtt_entries = MB(4) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_8M:
			gtt_entries = MB(8) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_16M:
			gtt_entries = MB(16) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_32M:
			gtt_entries = MB(32) - KB(size);
			break;
		case I915_GMCH_GMS_STOLEN_48M:
			/* Check it's really I915G */
728
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
L
Linus Torvalds 已提交
729 730 731 732 733 734
				gtt_entries = MB(48) - KB(size);
			else
				gtt_entries = 0;
			break;
		case I915_GMCH_GMS_STOLEN_64M:
			/* Check it's really I915G */
735
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
L
Linus Torvalds 已提交
736 737 738
				gtt_entries = MB(64) - KB(size);
			else
				gtt_entries = 0;
739 740
			break;
		case G33_GMCH_GMS_STOLEN_128M:
741
			if (IS_G33 || IS_I965 || IS_G4X)
742 743 744 745 746
				gtt_entries = MB(128) - KB(size);
			else
				gtt_entries = 0;
			break;
		case G33_GMCH_GMS_STOLEN_256M:
747
			if (IS_G33 || IS_I965 || IS_G4X)
748 749 750 751
				gtt_entries = MB(256) - KB(size);
			else
				gtt_entries = 0;
			break;
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
		case INTEL_GMCH_GMS_STOLEN_96M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(96) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(160) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(224) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(352) - KB(size);
			else
				gtt_entries = 0;
			break;
L
Linus Torvalds 已提交
776 777 778 779 780
		default:
			gtt_entries = 0;
			break;
		}
	}
781
	if (gtt_entries > 0) {
782
		dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
L
Linus Torvalds 已提交
783
		       gtt_entries / KB(1), local ? "local" : "stolen");
784 785
		gtt_entries /= KB(4);
	} else {
786 787
		dev_info(&agp_bridge->dev->dev,
		       "no pre-allocated video memory detected\n");
788 789
		gtt_entries = 0;
	}
L
Linus Torvalds 已提交
790

791
	intel_private.gtt_entries = gtt_entries;
L
Linus Torvalds 已提交
792 793
}

794 795 796 797 798 799 800
static void intel_i830_fini_flush(void)
{
	kunmap(intel_private.i8xx_page);
	intel_private.i8xx_flush_page = NULL;
	unmap_page_from_agp(intel_private.i8xx_page);

	__free_page(intel_private.i8xx_page);
801
	intel_private.i8xx_page = NULL;
802 803 804 805
}

static void intel_i830_setup_flush(void)
{
806 807 808
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;
809 810

	intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
811
	if (!intel_private.i8xx_page)
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
		return;

	/* make page uncached */
	map_page_into_agp(intel_private.i8xx_page);

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
		intel_i830_fini_flush();
}

static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
{
	unsigned int *pg = intel_private.i8xx_flush_page;
	int i;

827
	for (i = 0; i < 256; i += 2)
828
		*(pg + i) = i;
829

830 831 832
	wmb();
}

L
Linus Torvalds 已提交
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
/* The intel i830 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

848
	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
L
Linus Torvalds 已提交
849 850
	temp &= 0xfff80000;

851
	intel_private.registers = ioremap(temp, 128 * 4096);
852
	if (!intel_private.registers)
L
Linus Torvalds 已提交
853 854
		return -ENOMEM;

855
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
L
Linus Torvalds 已提交
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
	global_cache_flush();	/* FIXME: ?? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}

/* Return the gatt table to a sane state. Use the top of stolen
 * memory for the GTT.
 */
static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
{
	return 0;
}

static int intel_i830_fetch_size(void)
{
	u16 gmch_ctrl;
	struct aper_size_info_fixed *values;

	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
	    agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
		/* 855GM/852GM/865G has 128MB aperture size */
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

891
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914

	if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	} else {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	}

	return 0;
}

static int intel_i830_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

915
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
L
Linus Torvalds 已提交
916 917
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

918
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
919
	gmch_ctrl |= I830_GMCH_ENABLED;
920
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
L
Linus Torvalds 已提交
921

922 923
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
924 925

	if (agp_bridge->driver->needs_scratch_page) {
926 927
		for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
928
		}
929
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI Posting. */
L
Linus Torvalds 已提交
930 931 932
	}

	global_cache_flush();
933 934

	intel_i830_setup_flush();
L
Linus Torvalds 已提交
935 936 937 938 939
	return 0;
}

static void intel_i830_cleanup(void)
{
940
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
941 942
}

943 944
static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
945
{
946
	int i, j, num_entries;
L
Linus Torvalds 已提交
947
	void *temp;
948 949
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
950

951
	if (mem->page_count == 0)
952
		goto out;
953

L
Linus Torvalds 已提交
954 955 956
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

957
	if (pg_start < intel_private.gtt_entries) {
958 959 960
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
L
Linus Torvalds 已提交
961

962 963
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
964
		goto out_err;
L
Linus Torvalds 已提交
965 966 967
	}

	if ((pg_start + mem->page_count) > num_entries)
968
		goto out_err;
L
Linus Torvalds 已提交
969 970 971 972 973

	/* The i830 can't check the GTT for entries since its read only,
	 * depend on the caller to make the correct offset decisions.
	 */

974 975 976 977
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
L
Linus Torvalds 已提交
978

979 980 981 982 983
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
984
		global_cache_flush();
L
Linus Torvalds 已提交
985 986 987

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
988
			       phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
989
		       intel_private.registers+I810_PTE_BASE+(j*4));
L
Linus Torvalds 已提交
990
	}
991
	readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
L
Linus Torvalds 已提交
992
	agp_bridge->driver->tlb_flush(mem);
993 994 995 996

out:
	ret = 0;
out_err:
D
Dave Airlie 已提交
997
	mem->is_flushed = true;
998
	return ret;
L
Linus Torvalds 已提交
999 1000
}

1001 1002
static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1003 1004 1005
{
	int i;

1006 1007
	if (mem->page_count == 0)
		return 0;
L
Linus Torvalds 已提交
1008

1009
	if (pg_start < intel_private.gtt_entries) {
1010 1011
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
L
Linus Torvalds 已提交
1012 1013 1014 1015
		return -EINVAL;
	}

	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
1016
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
1017
	}
1018
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
L
Linus Torvalds 已提交
1019 1020 1021 1022 1023

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

1024
static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
L
Linus Torvalds 已提交
1025 1026 1027 1028 1029 1030 1031
{
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

1032 1033 1034 1035 1036 1037 1038
static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
	ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
				     pcibios_align_resource, agp_bridge->dev);

1039
	return ret;
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

	pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
1050
		intel_private.resource_valid = 1;
1051 1052 1053 1054
		pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		temp &= ~1;

1055
		intel_private.resource_valid = 1;
1056 1057 1058
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1059 1060 1061
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

1077
		intel_private.resource_valid = 1;
A
Andrew Morton 已提交
1078 1079
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
			upper_32_bits(intel_private.ifp_resource.start));
1080 1081 1082
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		u64 l64;
1083

1084 1085 1086
		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

1087
		intel_private.resource_valid = 1;
1088 1089 1090
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1091 1092 1093
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
1094 1095 1096
	}
}

1097 1098
static void intel_i9xx_setup_flush(void)
{
1099 1100 1101
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;
1102

1103
	/* setup a resource for this object */
1104 1105 1106 1107
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
1108
	if (IS_I965 || IS_G33 || IS_G4X) {
1109 1110 1111 1112 1113 1114 1115 1116
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

	if (intel_private.ifp_resource.start) {
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
		if (!intel_private.i9xx_flush_page)
1117
			dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
1118 1119 1120
	}
}

L
Linus Torvalds 已提交
1121 1122 1123 1124 1125 1126 1127 1128 1129
static int intel_i915_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

1130
	pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
L
Linus Torvalds 已提交
1131 1132 1133

	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

1134
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
1135
	gmch_ctrl |= I830_GMCH_ENABLED;
1136
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
L
Linus Torvalds 已提交
1137

1138 1139
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
1140 1141

	if (agp_bridge->driver->needs_scratch_page) {
1142
		for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
1143
			writel(agp_bridge->scratch_page, intel_private.gtt+i);
L
Linus Torvalds 已提交
1144
		}
1145
		readl(intel_private.gtt+i-1);	/* PCI Posting. */
L
Linus Torvalds 已提交
1146 1147 1148
	}

	global_cache_flush();
1149

1150
	intel_i9xx_setup_flush();
1151

L
Linus Torvalds 已提交
1152 1153 1154 1155 1156
	return 0;
}

static void intel_i915_cleanup(void)
{
1157 1158
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
1159 1160 1161 1162
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
1163 1164
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
1165 1166
}

1167 1168
static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
{
1169 1170
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
1171 1172
}

1173 1174
static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1175
{
1176
	int num_entries;
L
Linus Torvalds 已提交
1177
	void *temp;
1178 1179
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
1180

1181
	if (mem->page_count == 0)
1182
		goto out;
1183

L
Linus Torvalds 已提交
1184 1185 1186
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

1187
	if (pg_start < intel_private.gtt_entries) {
1188 1189 1190
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
L
Linus Torvalds 已提交
1191

1192 1193
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
1194
		goto out_err;
L
Linus Torvalds 已提交
1195 1196 1197
	}

	if ((pg_start + mem->page_count) > num_entries)
1198
		goto out_err;
L
Linus Torvalds 已提交
1199

1200
	/* The i915 can't check the GTT for entries since it's read only;
L
Linus Torvalds 已提交
1201 1202 1203
	 * depend on the caller to make the correct offset decisions.
	 */

1204 1205 1206 1207
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
L
Linus Torvalds 已提交
1208

1209 1210 1211 1212 1213
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
1214
		global_cache_flush();
L
Linus Torvalds 已提交
1215

1216
	intel_agp_insert_sg_entries(mem, pg_start, mask_type);
L
Linus Torvalds 已提交
1217
	agp_bridge->driver->tlb_flush(mem);
1218 1219 1220 1221

 out:
	ret = 0;
 out_err:
D
Dave Airlie 已提交
1222
	mem->is_flushed = true;
1223
	return ret;
L
Linus Torvalds 已提交
1224 1225
}

1226 1227
static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1228 1229 1230
{
	int i;

1231 1232
	if (mem->page_count == 0)
		return 0;
L
Linus Torvalds 已提交
1233

1234
	if (pg_start < intel_private.gtt_entries) {
1235 1236
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
L
Linus Torvalds 已提交
1237 1238 1239
		return -EINVAL;
	}

1240
	for (i = pg_start; i < (mem->page_count + pg_start); i++)
1241
		writel(agp_bridge->scratch_page, intel_private.gtt+i);
1242

1243
	readl(intel_private.gtt+i-1);
L
Linus Torvalds 已提交
1244 1245 1246 1247 1248

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

1249 1250 1251 1252 1253
/* Return the aperture size by just checking the resource length.  The effect
 * described in the spec of the MSAC registers is just changing of the
 * resource size.
 */
static int intel_i9xx_fetch_size(void)
L
Linus Torvalds 已提交
1254
{
1255
	int num_sizes = ARRAY_SIZE(intel_i830_sizes);
1256 1257
	int aper_size; /* size in megabytes */
	int i;
L
Linus Torvalds 已提交
1258

1259
	aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
L
Linus Torvalds 已提交
1260

1261 1262 1263 1264 1265 1266 1267
	for (i = 0; i < num_sizes; i++) {
		if (aper_size == intel_i830_sizes[i].size) {
			agp_bridge->current_size = intel_i830_sizes + i;
			agp_bridge->previous_size = agp_bridge->current_size;
			return aper_size;
		}
	}
L
Linus Torvalds 已提交
1268

1269
	return 0;
L
Linus Torvalds 已提交
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
}

/* The intel i915 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp, temp2;
Z
Zhenyu Wang 已提交
1281
	int gtt_map_size = 256 * 1024;
L
Linus Torvalds 已提交
1282 1283 1284 1285 1286 1287

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

1288
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1289
	pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
L
Linus Torvalds 已提交
1290

Z
Zhenyu Wang 已提交
1291 1292 1293
	if (IS_G33)
	    gtt_map_size = 1024 * 1024; /* 1M on G33 */
	intel_private.gtt = ioremap(temp2, gtt_map_size);
1294
	if (!intel_private.gtt)
L
Linus Torvalds 已提交
1295 1296 1297 1298
		return -ENOMEM;

	temp &= 0xfff80000;

1299
	intel_private.registers = ioremap(temp, 128 * 4096);
S
Scott Thompson 已提交
1300 1301
	if (!intel_private.registers) {
		iounmap(intel_private.gtt);
L
Linus Torvalds 已提交
1302
		return -ENOMEM;
S
Scott Thompson 已提交
1303
	}
L
Linus Torvalds 已提交
1304

1305
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
L
Linus Torvalds 已提交
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	global_cache_flush();	/* FIXME: ? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327

/*
 * The i965 supports 36-bit physical addresses, but to keep
 * the format of the GTT the same, the bits that don't fit
 * in a 32-bit word are shifted down to bits 4..7.
 *
 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
 * is always zero on 32-bit architectures, so no need to make
 * this conditional.
 */
static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1328
					    dma_addr_t addr, int type)
1329 1330 1331 1332 1333 1334 1335 1336
{
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;

	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

1337 1338 1339
static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
{
	switch (agp_bridge->dev->device) {
1340
	case PCI_DEVICE_ID_INTEL_GM45_HB:
1341 1342 1343
	case PCI_DEVICE_ID_INTEL_IGD_E_HB:
	case PCI_DEVICE_ID_INTEL_Q45_HB:
	case PCI_DEVICE_ID_INTEL_G45_HB:
1344
	case PCI_DEVICE_ID_INTEL_G41_HB:
1345 1346
	case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
	case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
1347 1348 1349 1350 1351 1352 1353
		*gtt_offset = *gtt_size = MB(2);
		break;
	default:
		*gtt_offset = *gtt_size = KB(512);
	}
}

1354
/* The intel i965 automatically initializes the agp aperture during POST.
1355 1356
 * Use the memory already set aside for in the GTT.
 */
1357 1358
static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
{
1359 1360 1361 1362 1363
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;
	int gtt_offset, gtt_size;
1364

1365 1366 1367 1368
	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;
1369

1370
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1371

1372
	temp &= 0xfff00000;
1373

1374
	intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Z
Zhenyu Wang 已提交
1375

1376
	intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
1377

1378 1379
	if (!intel_private.gtt)
		return -ENOMEM;
1380

1381 1382
	intel_private.registers = ioremap(temp, 128 * 4096);
	if (!intel_private.registers) {
S
Scott Thompson 已提交
1383 1384 1385
		iounmap(intel_private.gtt);
		return -ENOMEM;
	}
1386

1387 1388
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
	global_cache_flush();   /* FIXME: ? */
1389

1390 1391
	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();
1392

1393
	agp_bridge->gatt_table = NULL;
1394

1395
	agp_bridge->gatt_bus_addr = temp;
1396

1397
	return 0;
1398 1399
}

L
Linus Torvalds 已提交
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539

static int intel_fetch_size(void)
{
	int i;
	u16 temp;
	struct aper_size_info_16 *values;

	pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
	values = A_SIZE_16(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}

	return 0;
}

static int __intel_8xx_fetch_size(u8 temp)
{
	int i;
	struct aper_size_info_8 *values;

	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size =
				agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}
	return 0;
}

static int intel_8xx_fetch_size(void)
{
	u8 temp;

	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	return __intel_8xx_fetch_size(temp);
}

static int intel_815_fetch_size(void)
{
	u8 temp;

	/* Intel 815 chipsets have a _weird_ APSIZE register with only
	 * one non-reserved bit, so mask the others out ... */
	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	temp &= (1 << 3);

	return __intel_8xx_fetch_size(temp);
}

static void intel_tlbflush(struct agp_memory *mem)
{
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
}


static void intel_8xx_tlbflush(struct agp_memory *mem)
{
	u32 temp;
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
}


static void intel_cleanup(void)
{
	u16 temp;
	struct aper_size_info_16 *previous_size;

	previous_size = A_SIZE_16(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static void intel_8xx_cleanup(void)
{
	u16 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static int intel_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_16 *current_size;

	current_size = A_SIZE_16(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);

	/* paccfg/nbxcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
			(temp2 & ~(1 << 10)) | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
	return 0;
}

static int intel_815_configure(void)
{
	u32 temp, addr;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	/* attbase - aperture base */
	/* the Intel 815 chipset spec. says that bits 29-31 in the
	* ATTBASE register are reserved -> try not to write them */
	if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
1540
		dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
L
Linus Torvalds 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
		return -EINVAL;
	}

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
	addr &= INTEL_815_ATTBASE_MASK;
	addr |= agp_bridge->gatt_bus_addr;
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* apcont */
	pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));

	/* clear any possible error conditions */
	/* Oddness : this chipset seems to have no ERRSTS register ! */
	return 0;
}

static void intel_820_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_820_cleanup(void)
{
	u8 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
			temp & ~(1 << 1));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			previous_size->size_value);
}


static int intel_820_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* global enable aperture access */
	/* This flag is not accessed through MCHCFG register as in */
	/* i850 chipset. */
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
	return 0;
}

static int intel_840_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
	return 0;
}

static int intel_845_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

1661 1662 1663 1664 1665 1666 1667 1668 1669
	if (agp_bridge->apbase_config != 0) {
		pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
				       agp_bridge->apbase_config);
	} else {
		/* address to map to */
		pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
		agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
		agp_bridge->apbase_config = temp;
	}
L
Linus Torvalds 已提交
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* agpm */
	pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
1682 1683

	intel_i830_setup_flush();
L
Linus Torvalds 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
	return 0;
}

static int intel_850_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
	return 0;
}

static int intel_860_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
	return 0;
}

static int intel_830mp_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* gmch */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
	return 0;
}

static int intel_7505_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mchcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));

	return 0;
}

/* Setup function */
D
Dave Jones 已提交
1803
static const struct gatt_mask intel_generic_masks[] =
L
Linus Torvalds 已提交
1804 1805 1806 1807
{
	{.mask = 0x00000017, .type = 0}
};

D
Dave Jones 已提交
1808
static const struct aper_size_info_8 intel_815_sizes[2] =
L
Linus Torvalds 已提交
1809 1810 1811 1812 1813
{
	{64, 16384, 4, 0},
	{32, 8192, 3, 8},
};

D
Dave Jones 已提交
1814
static const struct aper_size_info_8 intel_8xx_sizes[7] =
L
Linus Torvalds 已提交
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

D
Dave Jones 已提交
1825
static const struct aper_size_info_16 intel_generic_sizes[7] =
L
Linus Torvalds 已提交
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

D
Dave Jones 已提交
1836
static const struct aper_size_info_8 intel_830mp_sizes[4] =
L
Linus Torvalds 已提交
1837 1838 1839 1840 1841 1842 1843
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56}
};

D
Dave Jones 已提交
1844
static const struct agp_bridge_driver intel_generic_driver = {
L
Linus Torvalds 已提交
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_generic_sizes,
	.size_type		= U16_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_configure,
	.fetch_size		= intel_fetch_size,
	.cleanup		= intel_cleanup,
	.tlb_flush		= intel_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1864
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1865
	.agp_destroy_page	= agp_generic_destroy_page,
1866
	.agp_destroy_pages      = agp_generic_destroy_pages,
1867
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1868 1869
};

D
Dave Jones 已提交
1870
static const struct agp_bridge_driver intel_810_driver = {
L
Linus Torvalds 已提交
1871 1872 1873 1874
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i810_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 2,
J
Joe Perches 已提交
1875
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	.configure		= intel_i810_configure,
	.fetch_size		= intel_i810_fetch_size,
	.cleanup		= intel_i810_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= intel_i810_insert_entries,
	.remove_memory		= intel_i810_remove_entries,
	.alloc_by_type		= intel_i810_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1891
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1892
	.agp_destroy_page	= agp_generic_destroy_page,
1893
	.agp_destroy_pages      = agp_generic_destroy_pages,
1894
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1895 1896
};

D
Dave Jones 已提交
1897
static const struct agp_bridge_driver intel_815_driver = {
L
Linus Torvalds 已提交
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_815_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 2,
	.configure		= intel_815_configure,
	.fetch_size		= intel_815_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1917
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1918
	.agp_destroy_page	= agp_generic_destroy_page,
1919
	.agp_destroy_pages      = agp_generic_destroy_pages,
1920
	.agp_type_to_mask_type	= agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1921 1922
};

D
Dave Jones 已提交
1923
static const struct agp_bridge_driver intel_830_driver = {
L
Linus Torvalds 已提交
1924 1925 1926
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
1927
	.num_aperture_sizes	= 4,
J
Joe Perches 已提交
1928
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
	.configure		= intel_i830_configure,
	.fetch_size		= intel_i830_fetch_size,
	.cleanup		= intel_i830_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i830_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i830_insert_entries,
	.remove_memory		= intel_i830_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1944
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1945
	.agp_destroy_page	= agp_generic_destroy_page,
1946
	.agp_destroy_pages      = agp_generic_destroy_pages,
1947
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
1948
	.chipset_flush		= intel_i830_chipset_flush,
L
Linus Torvalds 已提交
1949 1950
};

D
Dave Jones 已提交
1951
static const struct agp_bridge_driver intel_820_driver = {
L
Linus Torvalds 已提交
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_820_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_820_cleanup,
	.tlb_flush		= intel_820_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1971
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1972
	.agp_destroy_page	= agp_generic_destroy_page,
1973
	.agp_destroy_pages      = agp_generic_destroy_pages,
1974
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1975 1976
};

D
Dave Jones 已提交
1977
static const struct agp_bridge_driver intel_830mp_driver = {
L
Linus Torvalds 已提交
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_830mp_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 4,
	.configure		= intel_830mp_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1997
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1998
	.agp_destroy_page	= agp_generic_destroy_page,
1999
	.agp_destroy_pages      = agp_generic_destroy_pages,
2000
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2001 2002
};

D
Dave Jones 已提交
2003
static const struct agp_bridge_driver intel_840_driver = {
L
Linus Torvalds 已提交
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_840_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2023
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2024
	.agp_destroy_page	= agp_generic_destroy_page,
2025
	.agp_destroy_pages      = agp_generic_destroy_pages,
2026
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2027 2028
};

D
Dave Jones 已提交
2029
static const struct agp_bridge_driver intel_845_driver = {
L
Linus Torvalds 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_845_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2049
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2050
	.agp_destroy_page	= agp_generic_destroy_page,
2051
	.agp_destroy_pages      = agp_generic_destroy_pages,
2052
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
2053
	.chipset_flush		= intel_i830_chipset_flush,
L
Linus Torvalds 已提交
2054 2055
};

D
Dave Jones 已提交
2056
static const struct agp_bridge_driver intel_850_driver = {
L
Linus Torvalds 已提交
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_850_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2076
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2077
	.agp_destroy_page	= agp_generic_destroy_page,
2078
	.agp_destroy_pages      = agp_generic_destroy_pages,
2079
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2080 2081
};

D
Dave Jones 已提交
2082
static const struct agp_bridge_driver intel_860_driver = {
L
Linus Torvalds 已提交
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_860_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2102
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2103
	.agp_destroy_page	= agp_generic_destroy_page,
2104
	.agp_destroy_pages      = agp_generic_destroy_pages,
2105
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2106 2107
};

D
Dave Jones 已提交
2108
static const struct agp_bridge_driver intel_915_driver = {
L
Linus Torvalds 已提交
2109 2110 2111
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
2112
	.num_aperture_sizes	= 4,
J
Joe Perches 已提交
2113
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
2114
	.configure		= intel_i915_configure,
2115
	.fetch_size		= intel_i9xx_fetch_size,
L
Linus Torvalds 已提交
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2129
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2130
	.agp_destroy_page	= agp_generic_destroy_page,
2131
	.agp_destroy_pages      = agp_generic_destroy_pages,
2132
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
2133
	.chipset_flush		= intel_i915_chipset_flush,
2134 2135 2136 2137 2138 2139
#ifdef USE_PCI_DMA_API
	.agp_map_page		= intel_agp_map_page,
	.agp_unmap_page		= intel_agp_unmap_page,
	.agp_map_memory		= intel_agp_map_memory,
	.agp_unmap_memory	= intel_agp_unmap_memory,
#endif
L
Linus Torvalds 已提交
2140 2141
};

D
Dave Jones 已提交
2142
static const struct agp_bridge_driver intel_i965_driver = {
2143 2144 2145 2146 2147
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
2148 2149
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i965_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2163
	.agp_alloc_pages        = agp_generic_alloc_pages,
2164
	.agp_destroy_page	= agp_generic_destroy_page,
2165
	.agp_destroy_pages      = agp_generic_destroy_pages,
2166
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2167
	.chipset_flush		= intel_i915_chipset_flush,
2168 2169 2170 2171 2172 2173
#ifdef USE_PCI_DMA_API
	.agp_map_page		= intel_agp_map_page,
	.agp_unmap_page		= intel_agp_unmap_page,
	.agp_map_memory		= intel_agp_map_memory,
	.agp_unmap_memory	= intel_agp_unmap_memory,
#endif
2174
};
L
Linus Torvalds 已提交
2175

D
Dave Jones 已提交
2176
static const struct agp_bridge_driver intel_7505_driver = {
L
Linus Torvalds 已提交
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_7505_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2196
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2197
	.agp_destroy_page	= agp_generic_destroy_page,
2198
	.agp_destroy_pages      = agp_generic_destroy_pages,
2199
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2200 2201
};

2202
static const struct agp_bridge_driver intel_g33_driver = {
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2223
	.agp_alloc_pages        = agp_generic_alloc_pages,
2224
	.agp_destroy_page	= agp_generic_destroy_page,
2225
	.agp_destroy_pages      = agp_generic_destroy_pages,
2226
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2227
	.chipset_flush		= intel_i915_chipset_flush,
2228 2229 2230 2231 2232 2233
#ifdef USE_PCI_DMA_API
	.agp_map_page		= intel_agp_map_page,
	.agp_unmap_page		= intel_agp_unmap_page,
	.agp_map_memory		= intel_agp_map_memory,
	.agp_unmap_memory	= intel_agp_unmap_memory,
#endif
2234
};
L
Linus Torvalds 已提交
2235

2236
static int find_gmch(u16 device)
L
Linus Torvalds 已提交
2237
{
2238
	struct pci_dev *gmch_device;
L
Linus Torvalds 已提交
2239

2240 2241 2242
	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
2243
					     device, gmch_device);
L
Linus Torvalds 已提交
2244 2245
	}

2246
	if (!gmch_device)
L
Linus Torvalds 已提交
2247 2248
		return 0;

2249
	intel_private.pcidev = gmch_device;
L
Linus Torvalds 已提交
2250 2251 2252
	return 1;
}

2253 2254 2255 2256 2257 2258 2259
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_driver_description {
	unsigned int chip_id;
	unsigned int gmch_chip_id;
2260
	unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
2261 2262 2263 2264
	char *name;
	const struct agp_bridge_driver *driver;
	const struct agp_bridge_driver *gmch_driver;
} intel_agp_chipsets[] = {
2265 2266 2267 2268
	{ PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
2269
		NULL, &intel_810_driver },
2270
	{ PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
2271
		NULL, &intel_810_driver },
2272
	{ PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
2273
		NULL, &intel_810_driver },
2274 2275 2276 2277 2278
	{ PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
		&intel_815_driver, &intel_810_driver },
	{ PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
2279
		&intel_830mp_driver, &intel_830_driver },
2280 2281 2282
	{ PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
2283
		&intel_845_driver, &intel_830_driver },
2284
	{ PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
S
Stefan Husemann 已提交
2285 2286
	{ PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
		&intel_845_driver, &intel_830_driver },
2287 2288
	{ PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
2289
		&intel_845_driver, &intel_830_driver },
2290 2291
	{ PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
2292
		&intel_845_driver, &intel_830_driver },
2293
	{ PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
2294 2295
	{ PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
		NULL, &intel_915_driver },
2296
	{ PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
2297
		NULL, &intel_915_driver },
2298
	{ PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
2299
		NULL, &intel_915_driver },
2300
	{ PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
2301
		NULL, &intel_915_driver },
Z
Zhenyu Wang 已提交
2302
	{ PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
2303
		NULL, &intel_915_driver },
Z
Zhenyu Wang 已提交
2304
	{ PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
2305
		NULL, &intel_915_driver },
2306
	{ PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
2307
		NULL, &intel_i965_driver },
2308
	{ PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
2309
		NULL, &intel_i965_driver },
2310
	{ PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
2311
		NULL, &intel_i965_driver },
2312
	{ PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
2313
		NULL, &intel_i965_driver },
Z
Zhenyu Wang 已提交
2314
	{ PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
2315
		NULL, &intel_i965_driver },
Z
Zhenyu Wang 已提交
2316
	{ PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
2317
		NULL, &intel_i965_driver },
2318 2319 2320
	{ PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
2321
		NULL, &intel_g33_driver },
2322
	{ PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
2323
		NULL, &intel_g33_driver },
2324
	{ PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
2325
		NULL, &intel_g33_driver },
2326 2327 2328 2329
	{ PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
		NULL, &intel_g33_driver },
	{ PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
		NULL, &intel_g33_driver },
2330
	{ PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
2331
	    "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
2332 2333 2334 2335 2336 2337
	{ PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
	    "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
	    "Q45/Q43", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
	    "G45/G43", NULL, &intel_i965_driver },
2338 2339
	{ PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
	    "G41", NULL, &intel_i965_driver },
2340 2341 2342 2343
	{ PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
	    "IGDNG/D", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
	    "IGDNG/M", NULL, &intel_i965_driver },
2344
	{ 0, 0, 0, NULL, NULL, NULL }
2345 2346
};

L
Linus Torvalds 已提交
2347 2348 2349 2350 2351 2352
static int __devinit agp_intel_probe(struct pci_dev *pdev,
				     const struct pci_device_id *ent)
{
	struct agp_bridge_data *bridge;
	u8 cap_ptr = 0;
	struct resource *r;
2353
	int i;
L
Linus Torvalds 已提交
2354 2355 2356 2357 2358 2359 2360

	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);

	bridge = agp_alloc_bridge();
	if (!bridge)
		return -ENOMEM;

2361 2362 2363 2364
	for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
		/* In case that multiple models of gfx chip may
		   stand on same host bridge type, this can be
		   sure we detect the right IGD. */
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
		if (pdev->device == intel_agp_chipsets[i].chip_id) {
			if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
				find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
				bridge->driver =
					intel_agp_chipsets[i].gmch_driver;
				break;
			} else if (intel_agp_chipsets[i].multi_gmch_chip) {
				continue;
			} else {
				bridge->driver = intel_agp_chipsets[i].driver;
				break;
			}
		}
2378 2379 2380
	}

	if (intel_agp_chipsets[i].name == NULL) {
L
Linus Torvalds 已提交
2381
		if (cap_ptr)
2382 2383
			dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
				 pdev->vendor, pdev->device);
2384 2385 2386 2387 2388
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	if (bridge->driver == NULL) {
2389 2390
		/* bridge has no AGP and no IGD detected */
		if (cap_ptr)
2391 2392
			dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
				 intel_agp_chipsets[i].gmch_chip_id);
L
Linus Torvalds 已提交
2393 2394
		agp_put_bridge(bridge);
		return -ENODEV;
2395
	}
L
Linus Torvalds 已提交
2396 2397 2398

	bridge->dev = pdev;
	bridge->capndx = cap_ptr;
2399
	bridge->dev_private_data = &intel_private;
L
Linus Torvalds 已提交
2400

2401
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
L
Linus Torvalds 已提交
2402 2403 2404 2405 2406 2407 2408 2409

	/*
	* The following fixes the case where the BIOS has "forgotten" to
	* provide an address range for the GART.
	* 20030610 - hamish@zot.org
	*/
	r = &pdev->resource[0];
	if (!r->start && r->end) {
2410
		if (pci_assign_resource(pdev, 0)) {
2411
			dev_err(&pdev->dev, "can't assign resource 0\n");
L
Linus Torvalds 已提交
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
			agp_put_bridge(bridge);
			return -ENODEV;
		}
	}

	/*
	* If the device has not been properly setup, the following will catch
	* the problem and should stop the system from crashing.
	* 20030610 - hamish@zot.org
	*/
	if (pci_enable_device(pdev)) {
2423
		dev_err(&pdev->dev, "can't enable PCI device\n");
L
Linus Torvalds 已提交
2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	/* Fill in the mode register */
	if (cap_ptr) {
		pci_read_config_dword(pdev,
				bridge->capndx+PCI_AGP_STATUS,
				&bridge->mode);
	}

	pci_set_drvdata(pdev, bridge);
	return agp_add_bridge(bridge);
}

static void __devexit agp_intel_remove(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);

	agp_remove_bridge(bridge);

2445 2446
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
L
Linus Torvalds 已提交
2447 2448 2449 2450

	agp_put_bridge(bridge);
}

2451
#ifdef CONFIG_PM
L
Linus Torvalds 已提交
2452 2453 2454
static int agp_intel_resume(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
K
Keith Packard 已提交
2455
	int ret_val;
L
Linus Torvalds 已提交
2456 2457 2458

	pci_restore_state(pdev);

2459 2460 2461 2462
	/* We should restore our graphics device's config space,
	 * as host bridge (00:00) resumes before graphics device (02:00),
	 * then our access to its pci space can work right.
	 */
2463 2464
	if (intel_private.pcidev)
		pci_restore_state(intel_private.pcidev);
2465

L
Linus Torvalds 已提交
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
	if (bridge->driver == &intel_generic_driver)
		intel_configure();
	else if (bridge->driver == &intel_850_driver)
		intel_850_configure();
	else if (bridge->driver == &intel_845_driver)
		intel_845_configure();
	else if (bridge->driver == &intel_830mp_driver)
		intel_830mp_configure();
	else if (bridge->driver == &intel_915_driver)
		intel_i915_configure();
	else if (bridge->driver == &intel_830_driver)
		intel_i830_configure();
	else if (bridge->driver == &intel_810_driver)
		intel_i810_configure();
2480 2481
	else if (bridge->driver == &intel_i965_driver)
		intel_i915_configure();
L
Linus Torvalds 已提交
2482

K
Keith Packard 已提交
2483 2484 2485 2486
	ret_val = agp_rebind_memory();
	if (ret_val != 0)
		return ret_val;

L
Linus Torvalds 已提交
2487 2488
	return 0;
}
2489
#endif
L
Linus Torvalds 已提交
2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514

static struct pci_device_id agp_intel_pci_table[] = {
#define ID(x)						\
	{						\
	.class		= (PCI_CLASS_BRIDGE_HOST << 8),	\
	.class_mask	= ~0,				\
	.vendor		= PCI_VENDOR_ID_INTEL,		\
	.device		= x,				\
	.subvendor	= PCI_ANY_ID,			\
	.subdevice	= PCI_ANY_ID,			\
	}
	ID(PCI_DEVICE_ID_INTEL_82443LX_0),
	ID(PCI_DEVICE_ID_INTEL_82443BX_0),
	ID(PCI_DEVICE_ID_INTEL_82443GX_0),
	ID(PCI_DEVICE_ID_INTEL_82810_MC1),
	ID(PCI_DEVICE_ID_INTEL_82810_MC3),
	ID(PCI_DEVICE_ID_INTEL_82810E_MC),
	ID(PCI_DEVICE_ID_INTEL_82815_MC),
	ID(PCI_DEVICE_ID_INTEL_82820_HB),
	ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
	ID(PCI_DEVICE_ID_INTEL_82830_HB),
	ID(PCI_DEVICE_ID_INTEL_82840_HB),
	ID(PCI_DEVICE_ID_INTEL_82845_HB),
	ID(PCI_DEVICE_ID_INTEL_82845G_HB),
	ID(PCI_DEVICE_ID_INTEL_82850_HB),
S
Stefan Husemann 已提交
2515
	ID(PCI_DEVICE_ID_INTEL_82854_HB),
L
Linus Torvalds 已提交
2516 2517 2518 2519 2520 2521 2522
	ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
	ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
	ID(PCI_DEVICE_ID_INTEL_82860_HB),
	ID(PCI_DEVICE_ID_INTEL_82865_HB),
	ID(PCI_DEVICE_ID_INTEL_82875_HB),
	ID(PCI_DEVICE_ID_INTEL_7505_0),
	ID(PCI_DEVICE_ID_INTEL_7205_0),
2523
	ID(PCI_DEVICE_ID_INTEL_E7221_HB),
L
Linus Torvalds 已提交
2524 2525
	ID(PCI_DEVICE_ID_INTEL_82915G_HB),
	ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
A
Alan Hourihane 已提交
2526
	ID(PCI_DEVICE_ID_INTEL_82945G_HB),
2527
	ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Z
Zhenyu Wang 已提交
2528
	ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
2529 2530
	ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
	ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
2531
	ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
2532
	ID(PCI_DEVICE_ID_INTEL_82G35_HB),
2533 2534
	ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
	ID(PCI_DEVICE_ID_INTEL_82965G_HB),
2535
	ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Z
Zhenyu Wang 已提交
2536
	ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
2537 2538 2539
	ID(PCI_DEVICE_ID_INTEL_G33_HB),
	ID(PCI_DEVICE_ID_INTEL_Q35_HB),
	ID(PCI_DEVICE_ID_INTEL_Q33_HB),
2540
	ID(PCI_DEVICE_ID_INTEL_GM45_HB),
2541 2542 2543
	ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
	ID(PCI_DEVICE_ID_INTEL_Q45_HB),
	ID(PCI_DEVICE_ID_INTEL_G45_HB),
2544
	ID(PCI_DEVICE_ID_INTEL_G41_HB),
2545 2546
	ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
	ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
L
Linus Torvalds 已提交
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
	{ }
};

MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);

static struct pci_driver agp_intel_pci_driver = {
	.name		= "agpgart-intel",
	.id_table	= agp_intel_pci_table,
	.probe		= agp_intel_probe,
	.remove		= __devexit_p(agp_intel_remove),
2557
#ifdef CONFIG_PM
L
Linus Torvalds 已提交
2558
	.resume		= agp_intel_resume,
2559
#endif
L
Linus Torvalds 已提交
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
};

static int __init agp_intel_init(void)
{
	if (agp_off)
		return -EINVAL;
	return pci_register_driver(&agp_intel_pci_driver);
}

static void __exit agp_intel_cleanup(void)
{
	pci_unregister_driver(&agp_intel_pci_driver);
}

module_init(agp_intel_init);
module_exit(agp_intel_cleanup);

D
Dave Jones 已提交
2577
MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
L
Linus Torvalds 已提交
2578
MODULE_LICENSE("GPL and additional rights");