i915_gem_gtt.c 57.5 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29 30 31 32
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"

33 34
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
35

36 37 38 39 40 41 42 43 44 45 46
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
	if (enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
		return 0;

	if (enable_ppgtt == 1)
		return 1;

	if (enable_ppgtt == 2 && HAS_PPGTT(dev))
		return 2;

47 48 49 50
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
51
		return 0;
52 53 54
	}
#endif

55
	/* Early VLV doesn't have this */
56 57
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
58 59 60 61
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

62
	return HAS_ALIASING_PPGTT(dev) ? 1 : 0;
63 64
}

B
Ben Widawsky 已提交
65

66 67 68 69
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);
70
static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
71

B
Ben Widawsky 已提交
72 73 74 75 76 77
static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
					     enum i915_cache_level level,
					     bool valid)
{
	gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
	pte |= addr;
78 79 80

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
81
		pte |= PPAT_UNCACHED_INDEX;
82 83 84 85 86 87 88 89 90
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
91 92 93
	return pte;
}

B
Ben Widawsky 已提交
94 95 96 97 98 99 100 101 102 103 104 105 106
static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
					     dma_addr_t addr,
					     enum i915_cache_level level)
{
	gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

107
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
108
				     enum i915_cache_level level,
109
				     bool valid, u32 unused)
110
{
111
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
112
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
113 114

	switch (level) {
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
		WARN_ON(1);
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
130
				     enum i915_cache_level level,
131
				     bool valid, u32 unused)
132
{
133
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
134 135 136 137 138
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
139 140 141 142 143
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
144
		pte |= GEN6_PTE_UNCACHED;
145 146
		break;
	default:
147
		WARN_ON(1);
148 149
	}

150 151 152
	return pte;
}

153
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
154
				     enum i915_cache_level level,
155
				     bool valid, u32 flags)
156
{
157
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
158 159 160 161 162
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	/* Mark the page as writeable.  Other platforms don't have a
	 * setting for read-only/writable, so this matches that behavior.
	 */
163 164
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
165 166 167 168 169 170 171

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

172
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
173
				     enum i915_cache_level level,
174
				     bool valid, u32 unused)
175
{
176
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
177
	pte |= HSW_PTE_ADDR_ENCODE(addr);
178 179

	if (level != I915_CACHE_NONE)
180
		pte |= HSW_WB_LLC_AGE3;
181 182 183 184

	return pte;
}

185
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
186
				      enum i915_cache_level level,
187
				      bool valid, u32 unused)
188
{
189
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
190 191
	pte |= HSW_PTE_ADDR_ENCODE(addr);

192 193 194 195
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
196
		pte |= HSW_WT_ELLC_LLC_AGE3;
197 198
		break;
	default:
199
		pte |= HSW_WB_ELLC_LLC_AGE3;
200 201
		break;
	}
202 203 204 205

	return pte;
}

206
/* Broadwell Page Directory Pointer Descriptors */
207
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
208
			   uint64_t val, bool synchronous)
209
{
210
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
211 212 213 214
	int ret;

	BUG_ON(entry >= 4);

215 216 217 218 219 220
	if (synchronous) {
		I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
		I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
		return 0;
	}

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

236
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
237
			  struct intel_engine_cs *ring,
238
			  bool synchronous)
239
{
240
	int i, ret;
241 242 243 244 245 246

	/* bit of a hack to find the actual last used pd */
	int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;

	for (i = used_pd - 1; i >= 0; i--) {
		dma_addr_t addr = ppgtt->pd_dma_addr[i];
247 248 249
		ret = gen8_write_pdp(ring, i, addr, synchronous);
		if (ret)
			return ret;
250
	}
B
Ben Widawsky 已提交
251

252
	return 0;
253 254
}

255
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
256 257
				   uint64_t start,
				   uint64_t length,
258 259 260 261 262
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr, scratch_pte;
263 264 265
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
266
	unsigned num_entries = length >> PAGE_SHIFT;
267 268 269 270 271 272
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
273
		struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
274

275
		last_pte = pte + num_entries;
276 277 278 279 280
		if (last_pte > GEN8_PTES_PER_PAGE)
			last_pte = GEN8_PTES_PER_PAGE;

		pt_vaddr = kmap_atomic(page_table);

281
		for (i = pte; i < last_pte; i++) {
282
			pt_vaddr[i] = scratch_pte;
283 284
			num_entries--;
		}
285

286 287
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
288 289
		kunmap_atomic(pt_vaddr);

290 291 292 293 294
		pte = 0;
		if (++pde == GEN8_PDES_PER_PAGE) {
			pdpe++;
			pde = 0;
		}
295 296 297
	}
}

298 299
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
300
				      uint64_t start,
301
				      enum i915_cache_level cache_level, u32 unused)
302 303 304 305
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr;
306 307 308
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
309 310
	struct sg_page_iter sg_iter;

311
	pt_vaddr = NULL;
312

313
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
314 315 316
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
			break;

317
		if (pt_vaddr == NULL)
318
			pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
319

320
		pt_vaddr[pte] =
321 322
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
323
		if (++pte == GEN8_PTES_PER_PAGE) {
324 325
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
326
			kunmap_atomic(pt_vaddr);
327
			pt_vaddr = NULL;
328 329 330 331 332
			if (++pde == GEN8_PDES_PER_PAGE) {
				pdpe++;
				pde = 0;
			}
			pte = 0;
333 334
		}
	}
335 336 337
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
338
		kunmap_atomic(pt_vaddr);
339
	}
340 341
}

342 343 344 345 346 347 348 349 350 351 352 353 354
static void gen8_free_page_tables(struct page **pt_pages)
{
	int i;

	if (pt_pages == NULL)
		return;

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
		if (pt_pages[i])
			__free_pages(pt_pages[i], 0);
}

static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
355 356 357
{
	int i;

358 359 360
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
		kfree(ppgtt->gen8_pt_pages[i]);
361
		kfree(ppgtt->gen8_pt_dma_addr[i]);
362
	}
363 364 365 366 367 368

	__free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
369
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
370 371 372 373 374 375 376 377
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
		if (!ppgtt->pd_dma_addr[i])
			continue;

378 379
		pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
			       PCI_DMA_BIDIRECTIONAL);
380 381 382 383

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			if (addr)
384 385
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
386 387 388 389
		}
	}
}

B
Ben Widawsky 已提交
390 391 392 393 394
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

395
	list_del(&vm->global_link);
396 397
	drm_mm_takedown(&vm->mm);

398 399
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
400 401
}

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static struct page **__gen8_alloc_page_tables(void)
{
	struct page **pt_pages;
	int i;

	pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
	if (!pt_pages)
		return ERR_PTR(-ENOMEM);

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
		pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!pt_pages[i])
			goto bail;
	}

	return pt_pages;

bail:
	gen8_free_page_tables(pt_pages);
	kfree(pt_pages);
	return ERR_PTR(-ENOMEM);
}

425 426 427
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
					   const int max_pdp)
{
428 429
	struct page **pt_pages[GEN8_LEGACY_PDPS];
	int i, ret;
430

431 432 433 434 435 436 437 438 439 440 441 442 443
	for (i = 0; i < max_pdp; i++) {
		pt_pages[i] = __gen8_alloc_page_tables();
		if (IS_ERR(pt_pages[i])) {
			ret = PTR_ERR(pt_pages[i]);
			goto unwind_out;
		}
	}

	/* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
	 * "atomic" - for cleanup purposes.
	 */
	for (i = 0; i < max_pdp; i++)
		ppgtt->gen8_pt_pages[i] = pt_pages[i];
444 445

	return 0;
446 447 448 449 450 451 452 453

unwind_out:
	while (i--) {
		gen8_free_page_tables(pt_pages[i]);
		kfree(pt_pages[i]);
	}

	return ret;
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
}

static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
						     sizeof(dma_addr_t),
						     GFP_KERNEL);
		if (!ppgtt->gen8_pt_dma_addr[i])
			return -ENOMEM;
	}

	return 0;
}

static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
{
	ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
	if (!ppgtt->pd_pages)
		return -ENOMEM;

	ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);

	return 0;
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

	ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
	if (ret) {
		__free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
		return ret;
	}

	ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;

	ret = gen8_ppgtt_allocate_dma(ppgtt);
	if (ret)
		gen8_ppgtt_free(ppgtt);

	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
			       &ppgtt->pd_pages[pd], 0,
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

	ppgtt->pd_dma_addr[pd] = pd_addr;

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
	struct page *p;
	int ret;

535
	p = ppgtt->gen8_pt_pages[pd][pt];
536 537 538 539 540 541 542 543 544 545 546
	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

	ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;

	return 0;
}

B
Ben Widawsky 已提交
547
/**
548 549 550 551
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
552
 *
553 554
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
555
 * TODO: Do something with the size parameter
556
 */
B
Ben Widawsky 已提交
557 558 559
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
560
	const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
561
	int i, j, ret;
B
Ben Widawsky 已提交
562 563 564 565

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

566 567 568 569
	/* 1. Do all our allocations for page directories and page tables. */
	ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
	if (ret)
		return ret;
570

B
Ben Widawsky 已提交
571
	/*
572
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
573 574
	 */
	for (i = 0; i < max_pdp; i++) {
575
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
576 577
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
578 579

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
580
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
581 582
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
583 584 585
		}
	}

586 587 588 589 590
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
591
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
592 593
	 * will never need to touch the PDEs again.
	 */
B
Ben Widawsky 已提交
594 595 596 597 598 599 600 601
	for (i = 0; i < max_pdp; i++) {
		gen8_ppgtt_pde_t *pd_vaddr;
		pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
602 603
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
604 605 606
		kunmap_atomic(pd_vaddr);
	}

607 608 609 610 611 612
	ppgtt->enable = gen8_ppgtt_enable;
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;
613
	ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
614

615
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
616

B
Ben Widawsky 已提交
617 618 619
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
620 621
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
622
	return 0;
B
Ben Widawsky 已提交
623

624 625 626
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
627 628 629
	return ret;
}

B
Ben Widawsky 已提交
630 631 632 633 634 635 636 637 638
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
	gen6_gtt_pte_t __iomem *pd_addr;
	gen6_gtt_pte_t scratch_pte;
	uint32_t pd_entry;
	int pte, pde;

639
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685

	pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
		   ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
		gen6_gtt_pte_t *pt_vaddr;
		dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

		pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
		for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
			unsigned long va =
				(pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
686
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
687
{
688
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
689 690 691 692
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

B
Ben Widawsky 已提交
693
	WARN_ON(ppgtt->pd_offset & 0x3f);
B
Ben Widawsky 已提交
694 695 696 697 698 699 700 701 702 703 704 705
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		pt_addr = ppgtt->pt_dma_addr[i];
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
706 707
}

708
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
709
{
710 711 712 713 714
	BUG_ON(ppgtt->pd_offset & 0x3f);

	return (ppgtt->pd_offset / 64) << 16;
}

715
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
716
			 struct intel_engine_cs *ring,
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
			 bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

759
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
760
			  struct intel_engine_cs *ring,
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

800 801 802 803 804 805 806
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

807 808 809
	return 0;
}

810
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
811
			  struct intel_engine_cs *ring,
812 813 814 815 816
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

817 818 819
	if (!synchronous)
		return 0;

820 821 822 823 824 825 826 827 828 829 830 831
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
832
	struct intel_engine_cs *ring;
833
	int j, ret;
B
Ben Widawsky 已提交
834

835 836 837
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
838

839 840 841 842
		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;
B
Ben Widawsky 已提交
843

844 845 846 847
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			goto err_out;
	}
B
Ben Widawsky 已提交
848

849
	return 0;
B
Ben Widawsky 已提交
850

851 852 853 854 855 856
err_out:
	for_each_ring(ring, dev_priv, j)
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
	return ret;
}
B
Ben Widawsky 已提交
857

858
static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
859
{
860
	struct drm_device *dev = ppgtt->base.dev;
861
	struct drm_i915_private *dev_priv = dev->dev_private;
862
	struct intel_engine_cs *ring;
863
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
864
	int i;
B
Ben Widawsky 已提交
865

866 867
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
868

869 870 871 872 873 874 875 876
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
877

878
	for_each_ring(ring, dev_priv, i) {
879
		int ret;
B
Ben Widawsky 已提交
880
		/* GFX_MODE is per-ring on gen7+ */
881 882
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
883 884 885 886 887 888

		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;

889 890 891
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
892 893
	}

894 895
	return 0;
}
B
Ben Widawsky 已提交
896

897 898 899
static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
900
	struct drm_i915_private *dev_priv = dev->dev_private;
901
	struct intel_engine_cs *ring;
902 903
	uint32_t ecochk, gab_ctl, ecobits;
	int i;
904

905 906 907
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
908

909 910 911 912 913 914 915
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
916

917
	for_each_ring(ring, dev_priv, i) {
918 919 920
		int ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
921
	}
922

923
	return 0;
B
Ben Widawsky 已提交
924 925
}

926
/* PPGTT support for Sandybdrige/Gen6 and later */
927
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
928 929
				   uint64_t start,
				   uint64_t length,
930
				   bool use_scratch)
931
{
932 933
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
934
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
935 936
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
937
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
938 939
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
940

941
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
942

943 944 945 946 947
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

948
		pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
949

950 951
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
952 953 954

		kunmap_atomic(pt_vaddr);

955 956
		num_entries -= last_pte - first_pte;
		first_pte = 0;
957
		act_pt++;
958
	}
959 960
}

961
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
962
				      struct sg_table *pages,
963
				      uint64_t start,
964
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
965
{
966 967
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
968
	gen6_gtt_pte_t *pt_vaddr;
969
	unsigned first_entry = start >> PAGE_SHIFT;
970
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
971 972 973
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

974
	pt_vaddr = NULL;
975
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
976 977
		if (pt_vaddr == NULL)
			pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
978

979 980
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
981 982
				       cache_level, true, flags);

983 984
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
985
			pt_vaddr = NULL;
986
			act_pt++;
987
			act_pte = 0;
D
Daniel Vetter 已提交
988 989
		}
	}
990 991
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
992 993
}

994
static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
995
{
996 997 998 999
	int i;

	if (ppgtt->pt_dma_addr) {
		for (i = 0; i < ppgtt->num_pd_entries; i++)
1000
			pci_unmap_page(ppgtt->base.dev->pdev,
1001 1002 1003
				       ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}
1004 1005 1006 1007 1008
}

static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
1009 1010 1011 1012 1013 1014 1015

	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		__free_page(ppgtt->pt_pages[i]);
	kfree(ppgtt->pt_pages);
}

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	list_del(&vm->global_link);
	drm_mm_takedown(&ppgtt->base.mm);
	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_unmap_pages(ppgtt);
	gen6_ppgtt_free(ppgtt);
}

1029
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1030
{
1031
	struct drm_device *dev = ppgtt->base.dev;
1032
	struct drm_i915_private *dev_priv = dev->dev_private;
1033
	bool retried = false;
1034
	int ret;
1035

B
Ben Widawsky 已提交
1036 1037 1038 1039 1040
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1041
alloc:
B
Ben Widawsky 已提交
1042 1043 1044 1045
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1046
						  DRM_MM_TOPDOWN);
1047 1048 1049
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1050 1051 1052
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1053 1054 1055 1056 1057 1058
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1059 1060 1061

	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1062

1063
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
1064 1065 1066 1067 1068 1069 1070
	return ret;
}

static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	int i;

D
Daniel Vetter 已提交
1071
	ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1072
				  GFP_KERNEL);
1073 1074

	if (!ppgtt->pt_pages)
1075
		return -ENOMEM;
1076 1077 1078

	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		if (!ppgtt->pt_pages[i]) {
			gen6_ppgtt_free(ppgtt);
			return -ENOMEM;
		}
	}

	return 0;
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

	ret = gen6_ppgtt_allocate_page_directories(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_allocate_page_tables(ppgtt);
	if (ret) {
		drm_mm_remove_node(&ppgtt->node);
		return ret;
1100 1101
	}

D
Daniel Vetter 已提交
1102
	ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
B
Ben Widawsky 已提交
1103
				     GFP_KERNEL);
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	if (!ppgtt->pt_dma_addr) {
		drm_mm_remove_node(&ppgtt->node);
		gen6_ppgtt_free(ppgtt);
		return -ENOMEM;
	}

	return 0;
}

static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	int i;
1117

B
Ben Widawsky 已提交
1118 1119
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
1120

B
Ben Widawsky 已提交
1121 1122
		pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
				       PCI_DMA_BIDIRECTIONAL);
1123

B
Ben Widawsky 已提交
1124
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1125 1126
			gen6_ppgtt_unmap_pages(ppgtt);
			return -EIO;
D
Daniel Vetter 已提交
1127
		}
1128

B
Ben Widawsky 已提交
1129
		ppgtt->pt_dma_addr[i] = pt_addr;
1130 1131
	}

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	return 0;
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->enable = gen6_ppgtt_enable;
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->enable = gen7_ppgtt_enable;
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->enable = gen7_ppgtt_enable;
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_setup_page_tables(ppgtt);
	if (ret) {
		gen6_ppgtt_free(ppgtt);
		return ret;
	}

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1168
	ppgtt->base.total =  ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
B
Ben Widawsky 已提交
1169
	ppgtt->debug_dump = gen6_dump_ppgtt;
1170

B
Ben Widawsky 已提交
1171 1172
	ppgtt->pd_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
1173

1174
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1175

1176 1177 1178
	DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1179

1180
	return 0;
1181 1182
}

1183
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1184 1185
{
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1186
	int ret = 0;
1187

1188
	ppgtt->base.dev = dev;
1189
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1190

B
Ben Widawsky 已提交
1191 1192
	if (INTEL_INFO(dev)->gen < 8)
		ret = gen6_ppgtt_init(ppgtt);
1193
	else if (IS_GEN8(dev))
B
Ben Widawsky 已提交
1194
		ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
B
Ben Widawsky 已提交
1195 1196 1197
	else
		BUG();

B
Ben Widawsky 已提交
1198
	if (!ret) {
1199
		struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1200
		kref_init(&ppgtt->ref);
1201 1202
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1203 1204
		i915_init_vm(dev_priv, &ppgtt->base);
		if (INTEL_INFO(dev)->gen < 8) {
1205
			gen6_write_pdes(ppgtt);
1206 1207 1208
			DRM_DEBUG("Adding PPGTT at offset %x\n",
				  ppgtt->pd_offset << 10);
		}
1209
	}
1210 1211 1212 1213

	return ret;
}

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

	return ppgtt;
}

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}

1248
static void
1249 1250 1251
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1252
{
1253 1254 1255 1256
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1257
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1258
				cache_level, flags);
1259 1260
}

1261
static void ppgtt_unbind_vma(struct i915_vma *vma)
1262
{
1263
	vma->vm->clear_range(vma->vm,
1264 1265
			     vma->node.start,
			     vma->obj->base.size,
1266
			     true);
1267 1268
}

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1285 1286 1287 1288
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1289
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1290
		dev_priv->mm.interruptible = false;
1291
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1303
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1304 1305 1306
		dev_priv->mm.interruptible = interruptible;
}

1307 1308 1309
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1310
	struct intel_engine_cs *ring;
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
					 "\tAddr: 0x%08lx\\n"
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1349 1350
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1351
				       true);
1352 1353
}

1354 1355 1356
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1357
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1358
	struct i915_address_space *vm;
1359

1360 1361
	i915_check_and_clear_faults(dev);

1362
	/* First fill our portion of the GTT with scratch pages */
1363
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1364 1365
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1366
				       true);
1367

1368
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1369 1370 1371 1372 1373
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1374
		i915_gem_clflush_object(obj, obj->pin_display);
1375 1376 1377 1378 1379 1380
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
		 */
		obj->has_global_gtt_mapping = 0;
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
1381 1382
	}

B
Ben Widawsky 已提交
1383

1384
	if (INTEL_INFO(dev)->gen >= 8) {
1385 1386 1387 1388 1389
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1390
		return;
1391
	}
B
Ben Widawsky 已提交
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1402 1403
	}

1404
	i915_gem_chipset_flush(dev);
1405
}
1406

1407
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1408
{
1409
	if (obj->has_dma_mapping)
1410
		return 0;
1411 1412 1413 1414 1415 1416 1417

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1418 1419
}

B
Ben Widawsky 已提交
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1432
				     uint64_t start,
1433
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1434 1435
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1436
	unsigned first_entry = start >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1437 1438 1439 1440
	gen8_gtt_pte_t __iomem *gtt_entries =
		(gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
	int i = 0;
	struct sg_page_iter sg_iter;
1441
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1470 1471 1472 1473 1474 1475
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1476
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1477
				     struct sg_table *st,
1478
				     uint64_t start,
1479
				     enum i915_cache_level level, u32 flags)
1480
{
1481
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1482
	unsigned first_entry = start >> PAGE_SHIFT;
1483 1484
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1485 1486
	int i = 0;
	struct sg_page_iter sg_iter;
1487
	dma_addr_t addr = 0;
1488

1489
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1490
		addr = sg_page_iter_dma_address(&sg_iter);
1491
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1492
		i++;
1493 1494 1495 1496 1497 1498 1499 1500
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1501 1502 1503 1504
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1505 1506 1507 1508 1509 1510 1511

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1512 1513
}

B
Ben Widawsky 已提交
1514
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1515 1516
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1517 1518 1519
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1520 1521
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1540
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1541 1542
				  uint64_t start,
				  uint64_t length,
1543
				  bool use_scratch)
1544
{
1545
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1546 1547
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1548 1549
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1550
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1551 1552 1553 1554 1555 1556 1557
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1558
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1559

1560 1561 1562 1563 1564
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1565 1566 1567 1568

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1569
{
1570
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1571 1572 1573
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1574 1575 1576
	BUG_ON(!i915_is_ggtt(vma->vm));
	intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
	vma->obj->has_global_gtt_mapping = 1;
1577 1578
}

1579
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1580 1581
				  uint64_t start,
				  uint64_t length,
1582
				  bool unused)
1583
{
1584 1585
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1586 1587 1588
	intel_gtt_clear_range(first_entry, num_entries);
}

1589 1590 1591 1592
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1593

1594 1595 1596 1597
	BUG_ON(!i915_is_ggtt(vma->vm));
	vma->obj->has_global_gtt_mapping = 0;
	intel_gtt_clear_range(first, size);
}
1598

1599 1600 1601
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1602
{
1603
	struct drm_device *dev = vma->vm->dev;
1604
	struct drm_i915_private *dev_priv = dev->dev_private;
1605
	struct drm_i915_gem_object *obj = vma->obj;
1606

1607 1608 1609 1610
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
		if (!obj->has_global_gtt_mapping ||
		    (cache_level != obj->cache_level)) {
1625 1626
			vma->vm->insert_entries(vma->vm, obj->pages,
						vma->node.start,
1627
						cache_level, flags);
1628 1629 1630
			obj->has_global_gtt_mapping = 1;
		}
	}
1631

1632 1633 1634 1635 1636
	if (dev_priv->mm.aliasing_ppgtt &&
	    (!obj->has_aliasing_ppgtt_mapping ||
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
1637 1638
					    vma->obj->pages,
					    vma->node.start,
1639
					    cache_level, flags);
1640 1641
		vma->obj->has_aliasing_ppgtt_mapping = 1;
	}
1642 1643
}

1644
static void ggtt_unbind_vma(struct i915_vma *vma)
1645
{
1646
	struct drm_device *dev = vma->vm->dev;
1647
	struct drm_i915_private *dev_priv = dev->dev_private;
1648 1649 1650
	struct drm_i915_gem_object *obj = vma->obj;

	if (obj->has_global_gtt_mapping) {
1651 1652 1653
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1654 1655 1656
				     true);
		obj->has_global_gtt_mapping = 0;
	}
1657

1658 1659 1660
	if (obj->has_aliasing_ppgtt_mapping) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1661 1662
					 vma->node.start,
					 obj->base.size,
1663 1664 1665
					 true);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
1666 1667 1668
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1669
{
B
Ben Widawsky 已提交
1670 1671 1672 1673 1674 1675
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1676 1677 1678 1679
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1680 1681

	undo_idling(dev_priv, interruptible);
1682
}
1683

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
				  unsigned long *start,
				  unsigned long *end)
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1700

1701 1702 1703 1704
void i915_gem_setup_global_gtt(struct drm_device *dev,
			       unsigned long start,
			       unsigned long mappable_end,
			       unsigned long end)
1705
{
1706 1707 1708 1709 1710 1711 1712 1713 1714
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1715 1716
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1717 1718 1719
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1720

1721 1722
	BUG_ON(mappable_end > end);

1723
	/* Subtract the guard page ... */
1724
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1725
	if (!HAS_LLC(dev))
1726
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1727

1728
	/* Mark any preallocated objects as occupied */
1729
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1730
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1731
		int ret;
B
Ben Widawsky 已提交
1732
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1733 1734 1735
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1736
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1737
		if (ret)
1738
			DRM_DEBUG_KMS("Reservation failed\n");
1739 1740 1741
		obj->has_global_gtt_mapping = 1;
	}

1742 1743
	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;
1744

1745
	/* Clear any non-preallocated blocks */
1746
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1747 1748
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1749 1750
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
1751 1752 1753
	}

	/* And finally clear the reserved guard page */
1754
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
1755 1756
}

1757 1758 1759 1760 1761
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1762
	gtt_size = dev_priv->gtt.base.total;
1763
	mappable_size = dev_priv->gtt.mappable_end;
1764

1765
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
}

static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1788 1789
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1790 1791 1792 1793 1794 1795 1796

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1797 1798 1799 1800
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1801
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1802 1803
	put_page(page);
	__free_page(page);
1804 1805 1806 1807 1808 1809 1810 1811 1812
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1813 1814 1815 1816 1817 1818
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
1819 1820 1821 1822 1823 1824 1825

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

1826 1827 1828
	return bdw_gmch_ctl << 20;
}

1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

1840
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
1841 1842 1843 1844 1845 1846
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

1847 1848 1849 1850 1851 1852 1853
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

B
Ben Widawsky 已提交
1872 1873 1874 1875
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1876
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
1877 1878 1879
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
1880
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
1881 1882
		(pci_resource_len(dev->pdev, 0) / 2);

1883
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
1899 1900 1901
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
1902
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
	 * Note that the harware enforces snooping for all page
	 * table accesses. The snoop bit is actually ignored for
	 * PDEs.
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

1968 1969 1970 1971 1972 1973 1974
	if (IS_CHERRYVIEW(dev)) {
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
1975

B
Ben Widawsky 已提交
1976
	*gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
1977

1978 1979 1980 1981
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
1982

B
Ben Widawsky 已提交
1983 1984
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
1985 1986
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
1987 1988 1989 1990

	return ret;
}

1991 1992
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
1993 1994 1995
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
1996 1997
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1998
	unsigned int gtt_size;
1999 2000 2001
	u16 snb_gmch_ctl;
	int ret;

2002 2003 2004
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2005 2006
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2007
	 */
2008
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2009 2010 2011
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2012 2013 2014 2015 2016 2017
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2018
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2019

B
Ben Widawsky 已提交
2020 2021
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2022

B
Ben Widawsky 已提交
2023
	ret = ggtt_probe_common(dev, gtt_size);
2024

2025 2026
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2027

2028 2029 2030
	return ret;
}

2031
static void gen6_gmch_remove(struct i915_address_space *vm)
2032
{
2033 2034

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2035

2036 2037 2038 2039
	if (drm_mm_initialized(&vm->mm)) {
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}
2040 2041
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2042
}
2043 2044 2045

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2046 2047 2048
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2059
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2060 2061

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2062
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2063

2064 2065 2066
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2067 2068 2069
	return 0;
}

2070
static void i915_gmch_remove(struct i915_address_space *vm)
2071
{
2072 2073 2074 2075
	if (drm_mm_initialized(&vm->mm)) {
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2086
		gtt->gtt_probe = i915_gmch_probe;
2087
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2088
	} else if (INTEL_INFO(dev)->gen < 8) {
2089
		gtt->gtt_probe = gen6_gmch_probe;
2090
		gtt->base.cleanup = gen6_gmch_remove;
2091
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2092
			gtt->base.pte_encode = iris_pte_encode;
2093
		else if (IS_HASWELL(dev))
2094
			gtt->base.pte_encode = hsw_pte_encode;
2095
		else if (IS_VALLEYVIEW(dev))
2096
			gtt->base.pte_encode = byt_pte_encode;
2097 2098
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2099
		else
2100
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2101 2102 2103
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2104 2105
	}

2106
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2107
			     &gtt->mappable_base, &gtt->mappable_end);
2108
	if (ret)
2109 2110
		return ret;

2111 2112
	gtt->base.dev = dev;

2113
	/* GMADR is the PCI mmio aperture into the global GTT. */
2114 2115
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2116 2117
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2118 2119 2120 2121
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2122 2123 2124 2125 2126 2127 2128 2129
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2130 2131 2132

	return 0;
}
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

	switch (INTEL_INFO(vm->dev)->gen) {
	case 8:
	case 7:
	case 6:
2151 2152 2153 2154 2155 2156 2157
		if (i915_is_ggtt(vm)) {
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
		break;
	case 5:
	case 4:
	case 3:
	case 2:
		BUG_ON(!i915_is_ggtt(vm));
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
		break;
	default:
		BUG();
	}

	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

2190
	i915_ppgtt_get(vm_to_ppgtt(vm));
2191

2192 2193
	return vma;
}