cpu-probe.c 25.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22 23 24
#include <asm/cpu.h>
#include <asm/fpu.h>
#include <asm/mipsregs.h>
25
#include <asm/watch.h>
26
#include <asm/elf.h>
27
#include <asm/spram.h>
28 29
#include <asm/uaccess.h>

30
static int mips_fpu_disabled;
31 32 33 34 35 36 37 38 39 40 41

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

42
int mips_dsp_disabled;
43 44 45

static int __init dsp_disable(char *s)
{
46
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
47 48 49 50 51 52 53
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

M
Marc St-Jean 已提交
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	switch (c->cputype) {
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
73 74
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
75
	check_errata();
L
Linus Torvalds 已提交
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

100 101 102 103 104 105
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
}

128 129 130
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
131
	write_c0_entryhi(0x3fffffffffffe000ULL);
132
	back_to_back_c0_hazard();
133
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
134 135 136
#endif
}

137
static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
138 139 140 141 142 143 144 145 146 147 148
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
149
		c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
150 151 152 153 154 155 156 157 158 159 160 161
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
		break;
	}
}

162
static char unknown_isa[] = KERN_ERR \
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
	"Unsupported ISA type, c0.config0: %d.";

static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
		c->options |= MIPS_CPU_TLB;
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
179
			set_isa(c, MIPS_CPU_ISA_M32R1);
180 181
			break;
		case 1:
182
			set_isa(c, MIPS_CPU_ISA_M32R2);
183 184 185 186 187 188 189 190
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
191
			set_isa(c, MIPS_CPU_ISA_M64R1);
192 193
			break;
		case 1:
194
			set_isa(c, MIPS_CPU_ISA_M64R2);
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

252
	if (config3 & MIPS_CONF3_SM) {
253
		c->ases |= MIPS_ASE_SMARTMIPS;
254 255 256 257
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
258 259
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
260 261
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
262 263 264 265 266 267 268 269
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
270 271
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
272 273
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

293
static void decode_configs(struct cpuinfo_mips *c)
294 295 296 297 298 299 300 301 302 303
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
304
	BUG_ON(!ok);				/* Arch spec violation!	 */
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);

	mips_probe_watch_registers(c);

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
}

R
Ralf Baechle 已提交
320
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
321 322
		| MIPS_CPU_COUNTER)

323
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
324 325 326 327
{
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
328
		__cpu_name[cpu] = "R2000";
R
Ralf Baechle 已提交
329
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
330
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
331 332 333 334 335
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
336 337
		if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
338
				c->cputype = CPU_R3081E;
339 340
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
341
				c->cputype = CPU_R3000A;
342 343 344
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
345
			c->cputype = CPU_R3000;
346 347
			__cpu_name[cpu] = "R3000";
		}
R
Ralf Baechle 已提交
348
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
349
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
350 351 352 353 354 355
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
356
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
357
				c->cputype = CPU_R4400PC;
358 359
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
360
				c->cputype = CPU_R4000PC;
361 362
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
363
		} else {
364
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
365
				c->cputype = CPU_R4400SC;
366 367
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
368
				c->cputype = CPU_R4000SC;
369 370
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
371 372
		}

373
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
374
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
375 376
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
377 378 379
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
380 381 382
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
383 384 385
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
386
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
387 388 389
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
390
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
391 392
			break;
		case PRID_REV_VR4122:
393
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
394
				c->cputype = CPU_VR4122;
395 396
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
397
				c->cputype = CPU_VR4181A;
398 399
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
400 401
			break;
		case PRID_REV_VR4130:
402
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
403
				c->cputype = CPU_VR4131;
404 405
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
406
				c->cputype = CPU_VR4133;
407
				c->options |= MIPS_CPU_LLSC;
408 409
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
410 411 412 413
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
414
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
415 416 417 418 419
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
420
		__cpu_name[cpu] = "R4300";
421
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
422
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
423
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
424 425 426 427
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
428
		__cpu_name[cpu] = "R4600";
429
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
430 431
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
432 433 434
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
435
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
436 437 438 439 440 441
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
442
		c->cputype = CPU_R4650;
443
		__cpu_name[cpu] = "R4650";
444
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
445
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
446
		c->tlbsize = 48;
L
Linus Torvalds 已提交
447 448 449
		break;
	#endif
	case PRID_IMP_TX39:
R
Ralf Baechle 已提交
450
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
451 452 453

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
454
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
455 456 457 458 459
			c->tlbsize = 64;
		} else {
			switch (c->processor_id & 0xff) {
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
460
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
461 462 463 464
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
465
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
466 467 468 469 470 471 472
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
473
		__cpu_name[cpu] = "R4700";
474
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
475
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
476
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
477 478 479 480
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
481
		__cpu_name[cpu] = "R49XX";
482
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
483 484 485 486 487 488 489
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
490
		__cpu_name[cpu] = "R5000";
491
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
492
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
493
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
494 495 496 497
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
498
		__cpu_name[cpu] = "R5432";
499
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
500
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
501
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
502 503 504 505
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
506
		__cpu_name[cpu] = "R5500";
507
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
508
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
509
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
510 511 512 513
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
514
		__cpu_name[cpu] = "Nevada";
515
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
516
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
517
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
518 519 520 521
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
522
		__cpu_name[cpu] = "R6000";
523
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
524
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
525
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
526 527 528 529
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
530
		__cpu_name[cpu] = "R6000A";
531
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
532
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
533
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
534 535 536 537
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
538
		__cpu_name[cpu] = "RM7000";
539
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
540
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
541
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
542
		/*
R
Ralf Baechle 已提交
543
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
544 545 546
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
547 548
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
549 550 551 552 553
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
554
		__cpu_name[cpu] = "RM9000";
555
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
556
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
557
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
558 559 560 561
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
562 563
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
564 565 566 567 568
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
569
		__cpu_name[cpu] = "RM8000";
570
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
571
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
572 573
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
574 575 576 577
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
578
		__cpu_name[cpu] = "R10000";
579
		set_isa(c, MIPS_CPU_ISA_IV);
580
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
581
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
582
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
583
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
584 585 586 587
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
588
		__cpu_name[cpu] = "R12000";
589
		set_isa(c, MIPS_CPU_ISA_IV);
590
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
591
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
592
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
593
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
594 595
		c->tlbsize = 64;
		break;
K
Kumba 已提交
596 597
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
598
		__cpu_name[cpu] = "R14000";
599
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
600
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
601
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
602
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
603
			     MIPS_CPU_LLSC;
K
Kumba 已提交
604 605
		c->tlbsize = 64;
		break;
606 607
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
608
		__cpu_name[cpu] = "ICT Loongson-2";
609 610 611 612 613 614 615 616 617 618

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

619
		set_isa(c, MIPS_CPU_ISA_III);
620 621 622 623 624
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
625 626
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
627

628
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
629

630 631 632
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
633 634
			break;
		}
635

636
		break;
L
Linus Torvalds 已提交
637 638 639
	}
}

640
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
641
{
642
	decode_configs(c);
L
Linus Torvalds 已提交
643 644 645
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
646
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
647 648
		break;
	case PRID_IMP_4KEC:
649 650
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
651
		__cpu_name[cpu] = "MIPS 4KEc";
652
		break;
L
Linus Torvalds 已提交
653
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
654
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
655
		c->cputype = CPU_4KSC;
656
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
657 658 659
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
660
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
661
		break;
L
Leonid Yegoshin 已提交
662 663 664 665
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
666 667
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
668
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
669 670 671
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
672
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
673
		break;
674 675 676 677
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
678 679
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
680
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
681
		break;
R
Ralf Baechle 已提交
682 683
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
684
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
685
		break;
686 687
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
688
		__cpu_name[cpu] = "MIPS 74Kc";
689
		break;
690 691 692 693
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
694 695 696 697
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
698 699
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
700
		__cpu_name[cpu] = "MIPS 1004Kc";
701
		break;
702 703 704 705
	case PRID_IMP_1074K:
		c->cputype = CPU_74K;
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
L
Linus Torvalds 已提交
706
	}
C
Chris Dearman 已提交
707 708

	spram_config();
L
Linus Torvalds 已提交
709 710
}

711
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
712
{
713
	decode_configs(c);
L
Linus Torvalds 已提交
714 715 716
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
717
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
718 719
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
720
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
721 722
			break;
		case 1:
723
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
724 725
			break;
		case 2:
726
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
727 728
			break;
		case 3:
729
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
730
			break;
P
Pete Popov 已提交
731
		case 4:
732
			__cpu_name[cpu] = "Au1200";
733
			if ((c->processor_id & 0xff) == 2)
734
				__cpu_name[cpu] = "Au1250";
735 736
			break;
		case 5:
737
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
738
			break;
L
Linus Torvalds 已提交
739
		default:
740
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
741 742 743 744 745 746
			break;
		}
		break;
	}
}

747
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
748
{
749
	decode_configs(c);
R
Ralf Baechle 已提交
750

L
Linus Torvalds 已提交
751 752 753
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
754
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
755
		/* FPU in pass1 is known to have issues. */
756
		if ((c->processor_id & 0xff) < 0x02)
757
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
758
		break;
A
Andrew Isaacson 已提交
759 760
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
761
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
762
		break;
L
Linus Torvalds 已提交
763 764 765
	}
}

766
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
767
{
768
	decode_configs(c);
L
Linus Torvalds 已提交
769 770 771
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
772
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
773 774 775 776 777 778
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

779
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
780 781 782 783 784
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
785
		__cpu_name[cpu] = "Philips PR4450";
786
		set_isa(c, MIPS_CPU_ISA_M32R1);
787 788 789 790
		break;
	}
}

791
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
792 793 794
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
795 796
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
797 798
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
799
		set_elf_platform(cpu, "bmips32");
800 801 802 803 804 805
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
806
		set_elf_platform(cpu, "bmips3300");
807 808 809 810 811 812 813 814
		break;
	case PRID_IMP_BMIPS43XX: {
		int rev = c->processor_id & 0xff;

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
815
			set_elf_platform(cpu, "bmips4380");
816 817 818
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
819
			set_elf_platform(cpu, "bmips4350");
820
		}
821
		break;
822 823 824 825
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
826
		set_elf_platform(cpu, "bmips5000");
827
		c->options |= MIPS_CPU_ULRI;
828
		break;
829 830 831
	}
}

832 833 834 835 836 837 838
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
839 840 841
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
842 843 844 845
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
846 847 848
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
849
		set_elf_platform(cpu, "octeon");
850
		break;
851
	case PRID_IMP_CAVIUM_CN61XX:
852
	case PRID_IMP_CAVIUM_CN63XX:
853 854
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
855
	case PRID_IMP_CAVIUM_CNF71XX:
856 857
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
858
		set_elf_platform(cpu, "octeon2");
859
		break;
860 861 862 863 864 865
	case PRID_IMP_CAVIUM_CN70XX:
	case PRID_IMP_CAVIUM_CN78XX:
		c->cputype = CPU_CAVIUM_OCTEON3;
		__cpu_name[cpu] = "Cavium Octeon III";
		set_elf_platform(cpu, "octeon3");
		break;
866 867 868 869 870 871 872
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

889 890 891 892
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

M
Manuel Lauss 已提交
893 894 895 896 897 898 899
	if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
900 901
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
902
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
903 904 905
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
906 907 908
			MIPS_CPU_LLSC);

	switch (c->processor_id & 0xff00) {
909 910 911 912 913
	case PRID_IMP_NETLOGIC_XLP2XX:
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Broadcom XLPII";
		break;

914 915
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
916 917 918 919
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
950
		pr_info("Unknown Netlogic chip id [%02x]!\n",
951 952 953 954 955
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
956
	if (c->cputype == CPU_XLP) {
957
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
958 959 960 961
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
962
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
963 964
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
965
	c->kscratch_mask = 0xf;
966 967
}

968 969 970 971 972 973
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

974
const char *__cpu_name[NR_CPUS];
975
const char *__elf_platform;
976

977
void cpu_probe(void)
L
Linus Torvalds 已提交
978 979
{
	struct cpuinfo_mips *c = &current_cpu_data;
980
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
981

R
Ralf Baechle 已提交
982
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
983 984 985 986 987 988
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
	switch (c->processor_id & 0xff0000) {
	case PRID_COMP_LEGACY:
989
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
990 991
		break;
	case PRID_COMP_MIPS:
992
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
993 994
		break;
	case PRID_COMP_ALCHEMY:
995
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
996 997
		break;
	case PRID_COMP_SIBYTE:
998
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
999
		break;
1000
	case PRID_COMP_BROADCOM:
1001
		cpu_probe_broadcom(c, cpu);
1002
		break;
L
Linus Torvalds 已提交
1003
	case PRID_COMP_SANDCRAFT:
1004
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1005
		break;
1006
	case PRID_COMP_NXP:
1007
		cpu_probe_nxp(c, cpu);
1008
		break;
1009 1010 1011
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1012 1013 1014
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1015 1016 1017
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1018
	}
1019

1020 1021 1022
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1023 1024 1025 1026 1027 1028 1029
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1030 1031 1032 1033
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1034
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1035

1036
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1037
		c->fpu_id = cpu_get_fpu_id();
1038

1039 1040
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1041 1042 1043 1044
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1045

1046
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1047
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1048 1049 1050
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1051 1052
	else
		c->srsets = 1;
1053 1054

	cpu_probe_vmbits(c);
1055 1056 1057 1058 1059

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1060 1061
}

1062
void cpu_report(void)
L
Linus Torvalds 已提交
1063 1064 1065
{
	struct cpuinfo_mips *c = &current_cpu_data;

1066 1067
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1068
	if (c->options & MIPS_CPU_FPU)
1069
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1070
}