cpu-probe.c 25.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4
/*
 * Processor capabilities determination functions.
 *
 * Copyright (C) xxxx  the Anonymous
5
 * Copyright (C) 1994 - 2006 Ralf Baechle
6
 * Copyright (C) 2003, 2004  Maciej W. Rozycki
R
Ralf Baechle 已提交
7
 * Copyright (C) 2001, 2004, 2011, 2012	 MIPS Technologies, Inc.
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/ptrace.h>
17
#include <linux/smp.h>
L
Linus Torvalds 已提交
18
#include <linux/stddef.h>
19
#include <linux/export.h>
L
Linus Torvalds 已提交
20

21
#include <asm/bugs.h>
L
Linus Torvalds 已提交
22 23 24
#include <asm/cpu.h>
#include <asm/fpu.h>
#include <asm/mipsregs.h>
25
#include <asm/watch.h>
26
#include <asm/elf.h>
27
#include <asm/spram.h>
28 29
#include <asm/uaccess.h>

30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45
static int __cpuinitdata mips_fpu_disabled;

static int __init fpu_disable(char *s)
{
	cpu_data[0].options &= ~MIPS_CPU_FPU;
	mips_fpu_disabled = 1;

	return 1;
}

__setup("nofpu", fpu_disable);

int __cpuinitdata mips_dsp_disabled;

static int __init dsp_disable(char *s)
{
46
	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
47 48 49 50 51 52 53
	mips_dsp_disabled = 1;

	return 1;
}

__setup("nodsp", dsp_disable);

M
Marc St-Jean 已提交
54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
static inline void check_errata(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	switch (c->cputype) {
	case CPU_34K:
		/*
		 * Erratum "RPS May Cause Incorrect Instruction Execution"
		 * This code only handles VPE0, any SMP/SMTC/RTOS code
		 * making use of VPE1 will be responsable for that VPE.
		 */
		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
		break;
	default:
		break;
	}
}

L
Linus Torvalds 已提交
73 74
void __init check_bugs32(void)
{
M
Marc St-Jean 已提交
75
	check_errata();
L
Linus Torvalds 已提交
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
}

/*
 * Probe whether cpu has config register by trying to play with
 * alternate cache bit and see whether it matters.
 * It's used by cpu_probe to distinguish between R3000A and R3081.
 */
static inline int cpu_has_confreg(void)
{
#ifdef CONFIG_CPU_R3000
	extern unsigned long r3k_cache_size(unsigned long);
	unsigned long size1, size2;
	unsigned long cfg = read_c0_conf();

	size1 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg ^ R30XX_CONF_AC);
	size2 = r3k_cache_size(ST0_ISC);
	write_c0_conf(cfg);
	return size1 != size2;
#else
	return 0;
#endif
}

100 101 102 103 104 105
static inline void set_elf_platform(int cpu, const char *plat)
{
	if (cpu == 0)
		__elf_platform = plat;
}

L
Linus Torvalds 已提交
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
/*
 * Get the FPU Implementation/Revision.
 */
static inline unsigned long cpu_get_fpu_id(void)
{
	unsigned long tmp, fpu_id;

	tmp = read_c0_status();
	__enable_fpu();
	fpu_id = read_32bit_cp1_register(CP1_REVISION);
	write_c0_status(tmp);
	return fpu_id;
}

/*
 * Check the CPU has an FPU the official way.
 */
static inline int __cpu_has_fpu(void)
{
	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
}

128 129 130
static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
{
#ifdef __NEED_VMBITS_PROBE
131
	write_c0_entryhi(0x3fffffffffffe000ULL);
132
	back_to_back_c0_hazard();
133
	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
134 135 136
#endif
}

137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
static void __cpuinit set_isa(struct cpuinfo_mips *c, unsigned int isa)
{
	switch (isa) {
	case MIPS_CPU_ISA_M64R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
	case MIPS_CPU_ISA_M64R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
	case MIPS_CPU_ISA_V:
		c->isa_level |= MIPS_CPU_ISA_V;
	case MIPS_CPU_ISA_IV:
		c->isa_level |= MIPS_CPU_ISA_IV;
	case MIPS_CPU_ISA_III:
		c->isa_level |= MIPS_CPU_ISA_I | MIPS_CPU_ISA_II |
				MIPS_CPU_ISA_III;
		break;

	case MIPS_CPU_ISA_M32R2:
		c->isa_level |= MIPS_CPU_ISA_M32R2;
	case MIPS_CPU_ISA_M32R1:
		c->isa_level |= MIPS_CPU_ISA_M32R1;
	case MIPS_CPU_ISA_II:
		c->isa_level |= MIPS_CPU_ISA_II;
	case MIPS_CPU_ISA_I:
		c->isa_level |= MIPS_CPU_ISA_I;
		break;
	}
}

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
static char unknown_isa[] __cpuinitdata = KERN_ERR \
	"Unsupported ISA type, c0.config0: %d.";

static inline unsigned int decode_config0(struct cpuinfo_mips *c)
{
	unsigned int config0;
	int isa;

	config0 = read_c0_config();

	if (((config0 & MIPS_CONF_MT) >> 7) == 1)
		c->options |= MIPS_CPU_TLB;
	isa = (config0 & MIPS_CONF_AT) >> 13;
	switch (isa) {
	case 0:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
182
			set_isa(c, MIPS_CPU_ISA_M32R1);
183 184
			break;
		case 1:
185
			set_isa(c, MIPS_CPU_ISA_M32R2);
186 187 188 189 190 191 192 193
			break;
		default:
			goto unknown;
		}
		break;
	case 2:
		switch ((config0 & MIPS_CONF_AR) >> 10) {
		case 0:
194
			set_isa(c, MIPS_CPU_ISA_M64R1);
195 196
			break;
		case 1:
197
			set_isa(c, MIPS_CPU_ISA_M64R2);
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
			break;
		default:
			goto unknown;
		}
		break;
	default:
		goto unknown;
	}

	return config0 & MIPS_CONF_M;

unknown:
	panic(unknown_isa, config0);
}

static inline unsigned int decode_config1(struct cpuinfo_mips *c)
{
	unsigned int config1;

	config1 = read_c0_config1();

	if (config1 & MIPS_CONF1_MD)
		c->ases |= MIPS_ASE_MDMX;
	if (config1 & MIPS_CONF1_WR)
		c->options |= MIPS_CPU_WATCH;
	if (config1 & MIPS_CONF1_CA)
		c->ases |= MIPS_ASE_MIPS16;
	if (config1 & MIPS_CONF1_EP)
		c->options |= MIPS_CPU_EJTAG;
	if (config1 & MIPS_CONF1_FP) {
		c->options |= MIPS_CPU_FPU;
		c->options |= MIPS_CPU_32FPR;
	}
	if (cpu_has_tlb)
		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;

	return config1 & MIPS_CONF_M;
}

static inline unsigned int decode_config2(struct cpuinfo_mips *c)
{
	unsigned int config2;

	config2 = read_c0_config2();

	if (config2 & MIPS_CONF2_SL)
		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;

	return config2 & MIPS_CONF_M;
}

static inline unsigned int decode_config3(struct cpuinfo_mips *c)
{
	unsigned int config3;

	config3 = read_c0_config3();

255
	if (config3 & MIPS_CONF3_SM) {
256
		c->ases |= MIPS_ASE_SMARTMIPS;
257 258 259 260
		c->options |= MIPS_CPU_RIXI;
	}
	if (config3 & MIPS_CONF3_RXI)
		c->options |= MIPS_CPU_RIXI;
261 262
	if (config3 & MIPS_CONF3_DSP)
		c->ases |= MIPS_ASE_DSP;
263 264
	if (config3 & MIPS_CONF3_DSP2P)
		c->ases |= MIPS_ASE_DSP2P;
265 266 267 268 269 270 271 272
	if (config3 & MIPS_CONF3_VINT)
		c->options |= MIPS_CPU_VINT;
	if (config3 & MIPS_CONF3_VEIC)
		c->options |= MIPS_CPU_VEIC;
	if (config3 & MIPS_CONF3_MT)
		c->ases |= MIPS_ASE_MIPSMT;
	if (config3 & MIPS_CONF3_ULRI)
		c->options |= MIPS_CPU_ULRI;
273 274
	if (config3 & MIPS_CONF3_ISA)
		c->options |= MIPS_CPU_MICROMIPS;
275 276 277
#ifdef CONFIG_CPU_MICROMIPS
	write_c0_config3(read_c0_config3() | MIPS_CONF3_ISA_OE);
#endif
278 279
	if (config3 & MIPS_CONF3_VZ)
		c->ases |= MIPS_ASE_VZ;
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309

	return config3 & MIPS_CONF_M;
}

static inline unsigned int decode_config4(struct cpuinfo_mips *c)
{
	unsigned int config4;

	config4 = read_c0_config4();

	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
	    && cpu_has_tlb)
		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;

	c->kscratch_mask = (config4 >> 16) & 0xff;

	return config4 & MIPS_CONF_M;
}

static void __cpuinit decode_configs(struct cpuinfo_mips *c)
{
	int ok;

	/* MIPS32 or MIPS64 compliant CPU.  */
	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;

	c->scache.flags = MIPS_CACHE_NOT_PRESENT;

	ok = decode_config0(c);			/* Read Config registers.  */
R
Ralf Baechle 已提交
310
	BUG_ON(!ok);				/* Arch spec violation!	 */
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
	if (ok)
		ok = decode_config1(c);
	if (ok)
		ok = decode_config2(c);
	if (ok)
		ok = decode_config3(c);
	if (ok)
		ok = decode_config4(c);

	mips_probe_watch_registers(c);

	if (cpu_has_mips_r2)
		c->core = read_c0_ebase() & 0x3ff;
}

R
Ralf Baechle 已提交
326
#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
L
Linus Torvalds 已提交
327 328
		| MIPS_CPU_COUNTER)

329
static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
330 331 332 333
{
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_R2000:
		c->cputype = CPU_R2000;
334
		__cpu_name[cpu] = "R2000";
335
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
336
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
337
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
338 339 340 341 342
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R3000:
343 344
		if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
			if (cpu_has_confreg()) {
L
Linus Torvalds 已提交
345
				c->cputype = CPU_R3081E;
346 347
				__cpu_name[cpu] = "R3081";
			} else {
L
Linus Torvalds 已提交
348
				c->cputype = CPU_R3000A;
349 350 351
				__cpu_name[cpu] = "R3000A";
			}
		} else {
L
Linus Torvalds 已提交
352
			c->cputype = CPU_R3000;
353 354
			__cpu_name[cpu] = "R3000";
		}
355
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
356
		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
S
Steven J. Hill 已提交
357
			     MIPS_CPU_NOFPUEX;
L
Linus Torvalds 已提交
358 359 360 361 362 363
		if (__cpu_has_fpu())
			c->options |= MIPS_CPU_FPU;
		c->tlbsize = 64;
		break;
	case PRID_IMP_R4000:
		if (read_c0_config() & CONF_SC) {
364
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
365
				c->cputype = CPU_R4400PC;
366 367
				__cpu_name[cpu] = "R4400PC";
			} else {
L
Linus Torvalds 已提交
368
				c->cputype = CPU_R4000PC;
369 370
				__cpu_name[cpu] = "R4000PC";
			}
L
Linus Torvalds 已提交
371
		} else {
372
			if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
L
Linus Torvalds 已提交
373
				c->cputype = CPU_R4400SC;
374 375
				__cpu_name[cpu] = "R4400SC";
			} else {
L
Linus Torvalds 已提交
376
				c->cputype = CPU_R4000SC;
377 378
				__cpu_name[cpu] = "R4000SC";
			}
L
Linus Torvalds 已提交
379 380
		}

381
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
382
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
383 384
			     MIPS_CPU_WATCH | MIPS_CPU_VCE |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
385 386 387
		c->tlbsize = 48;
		break;
	case PRID_IMP_VR41XX:
388 389 390
		set_isa(c, MIPS_CPU_ISA_III);
		c->options = R4K_OPTS;
		c->tlbsize = 32;
L
Linus Torvalds 已提交
391 392 393
		switch (c->processor_id & 0xf0) {
		case PRID_REV_VR4111:
			c->cputype = CPU_VR4111;
394
			__cpu_name[cpu] = "NEC VR4111";
L
Linus Torvalds 已提交
395 396 397
			break;
		case PRID_REV_VR4121:
			c->cputype = CPU_VR4121;
398
			__cpu_name[cpu] = "NEC VR4121";
L
Linus Torvalds 已提交
399 400
			break;
		case PRID_REV_VR4122:
401
			if ((c->processor_id & 0xf) < 0x3) {
L
Linus Torvalds 已提交
402
				c->cputype = CPU_VR4122;
403 404
				__cpu_name[cpu] = "NEC VR4122";
			} else {
L
Linus Torvalds 已提交
405
				c->cputype = CPU_VR4181A;
406 407
				__cpu_name[cpu] = "NEC VR4181A";
			}
L
Linus Torvalds 已提交
408 409
			break;
		case PRID_REV_VR4130:
410
			if ((c->processor_id & 0xf) < 0x4) {
L
Linus Torvalds 已提交
411
				c->cputype = CPU_VR4131;
412 413
				__cpu_name[cpu] = "NEC VR4131";
			} else {
L
Linus Torvalds 已提交
414
				c->cputype = CPU_VR4133;
415
				c->options |= MIPS_CPU_LLSC;
416 417
				__cpu_name[cpu] = "NEC VR4133";
			}
L
Linus Torvalds 已提交
418 419 420 421
			break;
		default:
			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
			c->cputype = CPU_VR41XX;
422
			__cpu_name[cpu] = "NEC Vr41xx";
L
Linus Torvalds 已提交
423 424 425 426 427
			break;
		}
		break;
	case PRID_IMP_R4300:
		c->cputype = CPU_R4300;
428
		__cpu_name[cpu] = "R4300";
429
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
430
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
431
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
432 433 434 435
		c->tlbsize = 32;
		break;
	case PRID_IMP_R4600:
		c->cputype = CPU_R4600;
436
		__cpu_name[cpu] = "R4600";
437
		set_isa(c, MIPS_CPU_ISA_III);
T
Thiemo Seufer 已提交
438 439
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
440 441 442
		c->tlbsize = 48;
		break;
	#if 0
S
Steven J. Hill 已提交
443
	case PRID_IMP_R4650:
L
Linus Torvalds 已提交
444 445 446 447 448 449
		/*
		 * This processor doesn't have an MMU, so it's not
		 * "real easy" to run Linux on it. It is left purely
		 * for documentation.  Commented out because it shares
		 * it's c0_prid id number with the TX3900.
		 */
450
		c->cputype = CPU_R4650;
451
		__cpu_name[cpu] = "R4650";
452
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
453
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
S
Steven J. Hill 已提交
454
		c->tlbsize = 48;
L
Linus Torvalds 已提交
455 456 457
		break;
	#endif
	case PRID_IMP_TX39:
458
		set_isa(c, MIPS_CPU_ISA_I);
R
Ralf Baechle 已提交
459
		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
L
Linus Torvalds 已提交
460 461 462

		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
			c->cputype = CPU_TX3927;
463
			__cpu_name[cpu] = "TX3927";
L
Linus Torvalds 已提交
464 465 466 467 468
			c->tlbsize = 64;
		} else {
			switch (c->processor_id & 0xff) {
			case PRID_REV_TX3912:
				c->cputype = CPU_TX3912;
469
				__cpu_name[cpu] = "TX3912";
L
Linus Torvalds 已提交
470 471 472 473
				c->tlbsize = 32;
				break;
			case PRID_REV_TX3922:
				c->cputype = CPU_TX3922;
474
				__cpu_name[cpu] = "TX3922";
L
Linus Torvalds 已提交
475 476 477 478 479 480 481
				c->tlbsize = 64;
				break;
			}
		}
		break;
	case PRID_IMP_R4700:
		c->cputype = CPU_R4700;
482
		__cpu_name[cpu] = "R4700";
483
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
484
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
485
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
486 487 488 489
		c->tlbsize = 48;
		break;
	case PRID_IMP_TX49:
		c->cputype = CPU_TX49XX;
490
		__cpu_name[cpu] = "R49XX";
491
		set_isa(c, MIPS_CPU_ISA_III);
L
Linus Torvalds 已提交
492 493 494 495 496 497 498
		c->options = R4K_OPTS | MIPS_CPU_LLSC;
		if (!(c->processor_id & 0x08))
			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5000:
		c->cputype = CPU_R5000;
499
		__cpu_name[cpu] = "R5000";
500
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
501
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
502
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
503 504 505 506
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5432:
		c->cputype = CPU_R5432;
507
		__cpu_name[cpu] = "R5432";
508
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
509
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
510
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
511 512 513 514
		c->tlbsize = 48;
		break;
	case PRID_IMP_R5500:
		c->cputype = CPU_R5500;
515
		__cpu_name[cpu] = "R5500";
516
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
517
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
518
			     MIPS_CPU_WATCH | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
519 520 521 522
		c->tlbsize = 48;
		break;
	case PRID_IMP_NEVADA:
		c->cputype = CPU_NEVADA;
523
		__cpu_name[cpu] = "Nevada";
524
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
525
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
526
			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
527 528 529 530
		c->tlbsize = 48;
		break;
	case PRID_IMP_R6000:
		c->cputype = CPU_R6000;
531
		__cpu_name[cpu] = "R6000";
532
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
533
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
534
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
535 536 537 538
		c->tlbsize = 32;
		break;
	case PRID_IMP_R6000A:
		c->cputype = CPU_R6000A;
539
		__cpu_name[cpu] = "R6000A";
540
		set_isa(c, MIPS_CPU_ISA_II);
L
Linus Torvalds 已提交
541
		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
S
Steven J. Hill 已提交
542
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
543 544 545 546
		c->tlbsize = 32;
		break;
	case PRID_IMP_RM7000:
		c->cputype = CPU_RM7000;
547
		__cpu_name[cpu] = "RM7000";
548
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
549
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
550
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
551
		/*
R
Ralf Baechle 已提交
552
		 * Undocumented RM7000:	 Bit 29 in the info register of
L
Linus Torvalds 已提交
553 554 555
		 * the RM7000 v2.0 indicates if the TLB has 48 or 64
		 * entries.
		 *
R
Ralf Baechle 已提交
556 557
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
558 559 560 561 562
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_RM9000:
		c->cputype = CPU_RM9000;
563
		__cpu_name[cpu] = "RM9000";
564
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
565
		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
S
Steven J. Hill 已提交
566
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
567 568 569 570
		/*
		 * Bit 29 in the info register of the RM9000
		 * indicates if the TLB has 48 or 64 entries.
		 *
R
Ralf Baechle 已提交
571 572
		 * 29	   1 =>	   64 entry JTLB
		 *	   0 =>	   48 entry JTLB
L
Linus Torvalds 已提交
573 574 575 576 577
		 */
		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
		break;
	case PRID_IMP_R8000:
		c->cputype = CPU_R8000;
578
		__cpu_name[cpu] = "RM8000";
579
		set_isa(c, MIPS_CPU_ISA_IV);
L
Linus Torvalds 已提交
580
		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
581 582
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
583 584 585 586
		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */
		break;
	case PRID_IMP_R10000:
		c->cputype = CPU_R10000;
587
		__cpu_name[cpu] = "R10000";
588
		set_isa(c, MIPS_CPU_ISA_IV);
589
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
590
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
591
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
592
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
593 594 595 596
		c->tlbsize = 64;
		break;
	case PRID_IMP_R12000:
		c->cputype = CPU_R12000;
597
		__cpu_name[cpu] = "R12000";
598
		set_isa(c, MIPS_CPU_ISA_IV);
599
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
600
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
L
Linus Torvalds 已提交
601
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
602
			     MIPS_CPU_LLSC;
L
Linus Torvalds 已提交
603 604
		c->tlbsize = 64;
		break;
K
Kumba 已提交
605 606
	case PRID_IMP_R14000:
		c->cputype = CPU_R14000;
607
		__cpu_name[cpu] = "R14000";
608
		set_isa(c, MIPS_CPU_ISA_IV);
K
Kumba 已提交
609
		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
S
Steven J. Hill 已提交
610
			     MIPS_CPU_FPU | MIPS_CPU_32FPR |
K
Kumba 已提交
611
			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
S
Steven J. Hill 已提交
612
			     MIPS_CPU_LLSC;
K
Kumba 已提交
613 614
		c->tlbsize = 64;
		break;
615 616
	case PRID_IMP_LOONGSON2:
		c->cputype = CPU_LOONGSON2;
617
		__cpu_name[cpu] = "ICT Loongson-2";
618 619 620 621 622 623 624 625 626 627

		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON2E:
			set_elf_platform(cpu, "loongson2e");
			break;
		case PRID_REV_LOONGSON2F:
			set_elf_platform(cpu, "loongson2f");
			break;
		}

628
		set_isa(c, MIPS_CPU_ISA_III);
629 630 631 632 633
		c->options = R4K_OPTS |
			     MIPS_CPU_FPU | MIPS_CPU_LLSC |
			     MIPS_CPU_32FPR;
		c->tlbsize = 64;
		break;
634 635
	case PRID_IMP_LOONGSON1:
		decode_configs(c);
636

637
		c->cputype = CPU_LOONGSON1;
L
Linus Torvalds 已提交
638

639 640 641
		switch (c->processor_id & PRID_REV_MASK) {
		case PRID_REV_LOONGSON1B:
			__cpu_name[cpu] = "Loongson 1B";
642 643
			break;
		}
644

645
		break;
L
Linus Torvalds 已提交
646 647 648
	}
}

649
static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
650
{
651
	decode_configs(c);
L
Linus Torvalds 已提交
652 653 654
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_4KC:
		c->cputype = CPU_4KC;
655
		__cpu_name[cpu] = "MIPS 4Kc";
L
Linus Torvalds 已提交
656 657
		break;
	case PRID_IMP_4KEC:
658 659
	case PRID_IMP_4KECR2:
		c->cputype = CPU_4KEC;
660
		__cpu_name[cpu] = "MIPS 4KEc";
661
		break;
L
Linus Torvalds 已提交
662
	case PRID_IMP_4KSC:
R
Ralf Baechle 已提交
663
	case PRID_IMP_4KSD:
L
Linus Torvalds 已提交
664
		c->cputype = CPU_4KSC;
665
		__cpu_name[cpu] = "MIPS 4KSc";
L
Linus Torvalds 已提交
666 667 668
		break;
	case PRID_IMP_5KC:
		c->cputype = CPU_5KC;
669
		__cpu_name[cpu] = "MIPS 5Kc";
L
Linus Torvalds 已提交
670
		break;
L
Leonid Yegoshin 已提交
671 672 673 674
	case PRID_IMP_5KE:
		c->cputype = CPU_5KE;
		__cpu_name[cpu] = "MIPS 5KE";
		break;
L
Linus Torvalds 已提交
675 676
	case PRID_IMP_20KC:
		c->cputype = CPU_20KC;
677
		__cpu_name[cpu] = "MIPS 20Kc";
L
Linus Torvalds 已提交
678 679 680
		break;
	case PRID_IMP_24K:
		c->cputype = CPU_24K;
681
		__cpu_name[cpu] = "MIPS 24Kc";
L
Linus Torvalds 已提交
682
		break;
683 684 685 686
	case PRID_IMP_24KE:
		c->cputype = CPU_24K;
		__cpu_name[cpu] = "MIPS 24KEc";
		break;
L
Linus Torvalds 已提交
687 688
	case PRID_IMP_25KF:
		c->cputype = CPU_25KF;
689
		__cpu_name[cpu] = "MIPS 25Kc";
L
Linus Torvalds 已提交
690
		break;
R
Ralf Baechle 已提交
691 692
	case PRID_IMP_34K:
		c->cputype = CPU_34K;
693
		__cpu_name[cpu] = "MIPS 34Kc";
R
Ralf Baechle 已提交
694
		break;
695 696
	case PRID_IMP_74K:
		c->cputype = CPU_74K;
697
		__cpu_name[cpu] = "MIPS 74Kc";
698
		break;
699 700 701 702
	case PRID_IMP_M14KC:
		c->cputype = CPU_M14KC;
		__cpu_name[cpu] = "MIPS M14Kc";
		break;
703 704 705 706
	case PRID_IMP_M14KEC:
		c->cputype = CPU_M14KEC;
		__cpu_name[cpu] = "MIPS M14KEc";
		break;
707 708
	case PRID_IMP_1004K:
		c->cputype = CPU_1004K;
709
		__cpu_name[cpu] = "MIPS 1004Kc";
710
		break;
711 712 713 714
	case PRID_IMP_1074K:
		c->cputype = CPU_74K;
		__cpu_name[cpu] = "MIPS 1074Kc";
		break;
L
Linus Torvalds 已提交
715
	}
C
Chris Dearman 已提交
716 717

	spram_config();
L
Linus Torvalds 已提交
718 719
}

720
static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
721
{
722
	decode_configs(c);
L
Linus Torvalds 已提交
723 724 725
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_AU1_REV1:
	case PRID_IMP_AU1_REV2:
726
		c->cputype = CPU_ALCHEMY;
L
Linus Torvalds 已提交
727 728
		switch ((c->processor_id >> 24) & 0xff) {
		case 0:
729
			__cpu_name[cpu] = "Au1000";
L
Linus Torvalds 已提交
730 731
			break;
		case 1:
732
			__cpu_name[cpu] = "Au1500";
L
Linus Torvalds 已提交
733 734
			break;
		case 2:
735
			__cpu_name[cpu] = "Au1100";
L
Linus Torvalds 已提交
736 737
			break;
		case 3:
738
			__cpu_name[cpu] = "Au1550";
L
Linus Torvalds 已提交
739
			break;
P
Pete Popov 已提交
740
		case 4:
741
			__cpu_name[cpu] = "Au1200";
742
			if ((c->processor_id & 0xff) == 2)
743
				__cpu_name[cpu] = "Au1250";
744 745
			break;
		case 5:
746
			__cpu_name[cpu] = "Au1210";
P
Pete Popov 已提交
747
			break;
L
Linus Torvalds 已提交
748
		default:
749
			__cpu_name[cpu] = "Au1xxx";
L
Linus Torvalds 已提交
750 751 752 753 754 755
			break;
		}
		break;
	}
}

756
static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
757
{
758
	decode_configs(c);
R
Ralf Baechle 已提交
759

L
Linus Torvalds 已提交
760 761 762
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SB1:
		c->cputype = CPU_SB1;
763
		__cpu_name[cpu] = "SiByte SB1";
L
Linus Torvalds 已提交
764
		/* FPU in pass1 is known to have issues. */
765
		if ((c->processor_id & 0xff) < 0x02)
766
			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
L
Linus Torvalds 已提交
767
		break;
A
Andrew Isaacson 已提交
768 769
	case PRID_IMP_SB1A:
		c->cputype = CPU_SB1A;
770
		__cpu_name[cpu] = "SiByte SB1A";
A
Andrew Isaacson 已提交
771
		break;
L
Linus Torvalds 已提交
772 773 774
	}
}

775
static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
L
Linus Torvalds 已提交
776
{
777
	decode_configs(c);
L
Linus Torvalds 已提交
778 779 780
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_SR71000:
		c->cputype = CPU_SR71000;
781
		__cpu_name[cpu] = "Sandcraft SR71000";
L
Linus Torvalds 已提交
782 783 784 785 786 787
		c->scache.ways = 8;
		c->tlbsize = 64;
		break;
	}
}

788
static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
789 790 791 792 793
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_PR4450:
		c->cputype = CPU_PR4450;
794
		__cpu_name[cpu] = "Philips PR4450";
795
		set_isa(c, MIPS_CPU_ISA_M32R1);
796 797 798 799
		break;
	}
}

800
static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
801 802 803
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
804 805
	case PRID_IMP_BMIPS32_REV4:
	case PRID_IMP_BMIPS32_REV8:
806 807
		c->cputype = CPU_BMIPS32;
		__cpu_name[cpu] = "Broadcom BMIPS32";
808
		set_elf_platform(cpu, "bmips32");
809 810 811 812 813 814
		break;
	case PRID_IMP_BMIPS3300:
	case PRID_IMP_BMIPS3300_ALT:
	case PRID_IMP_BMIPS3300_BUG:
		c->cputype = CPU_BMIPS3300;
		__cpu_name[cpu] = "Broadcom BMIPS3300";
815
		set_elf_platform(cpu, "bmips3300");
816 817 818 819 820 821 822 823
		break;
	case PRID_IMP_BMIPS43XX: {
		int rev = c->processor_id & 0xff;

		if (rev >= PRID_REV_BMIPS4380_LO &&
				rev <= PRID_REV_BMIPS4380_HI) {
			c->cputype = CPU_BMIPS4380;
			__cpu_name[cpu] = "Broadcom BMIPS4380";
824
			set_elf_platform(cpu, "bmips4380");
825 826 827
		} else {
			c->cputype = CPU_BMIPS4350;
			__cpu_name[cpu] = "Broadcom BMIPS4350";
828
			set_elf_platform(cpu, "bmips4350");
829
		}
830
		break;
831 832 833 834
	}
	case PRID_IMP_BMIPS5000:
		c->cputype = CPU_BMIPS5000;
		__cpu_name[cpu] = "Broadcom BMIPS5000";
835
		set_elf_platform(cpu, "bmips5000");
836
		c->options |= MIPS_CPU_ULRI;
837
		break;
838 839 840
	}
}

841 842 843 844 845 846 847
static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_CAVIUM_CN38XX:
	case PRID_IMP_CAVIUM_CN31XX:
	case PRID_IMP_CAVIUM_CN30XX:
848 849 850
		c->cputype = CPU_CAVIUM_OCTEON;
		__cpu_name[cpu] = "Cavium Octeon";
		goto platform;
851 852 853 854
	case PRID_IMP_CAVIUM_CN58XX:
	case PRID_IMP_CAVIUM_CN56XX:
	case PRID_IMP_CAVIUM_CN50XX:
	case PRID_IMP_CAVIUM_CN52XX:
855 856 857
		c->cputype = CPU_CAVIUM_OCTEON_PLUS;
		__cpu_name[cpu] = "Cavium Octeon+";
platform:
858
		set_elf_platform(cpu, "octeon");
859
		break;
860
	case PRID_IMP_CAVIUM_CN61XX:
861
	case PRID_IMP_CAVIUM_CN63XX:
862 863
	case PRID_IMP_CAVIUM_CN66XX:
	case PRID_IMP_CAVIUM_CN68XX:
864 865
		c->cputype = CPU_CAVIUM_OCTEON2;
		__cpu_name[cpu] = "Cavium Octeon II";
866
		set_elf_platform(cpu, "octeon2");
867
		break;
868 869 870 871 872 873 874
	default:
		printk(KERN_INFO "Unknown Octeon chip!\n");
		c->cputype = CPU_UNKNOWN;
		break;
	}
}

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
{
	decode_configs(c);
	/* JZRISC does not implement the CP0 counter. */
	c->options &= ~MIPS_CPU_COUNTER;
	switch (c->processor_id & 0xff00) {
	case PRID_IMP_JZRISC:
		c->cputype = CPU_JZRISC;
		__cpu_name[cpu] = "Ingenic JZRISC";
		break;
	default:
		panic("Unknown Ingenic Processor ID!");
		break;
	}
}

891 892 893 894
static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
{
	decode_configs(c);

M
Manuel Lauss 已提交
895 896 897 898 899 900 901
	if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
		c->cputype = CPU_ALCHEMY;
		__cpu_name[cpu] = "Au1300";
		/* following stuff is not for Alchemy */
		return;
	}

R
Ralf Baechle 已提交
902 903
	c->options = (MIPS_CPU_TLB	 |
			MIPS_CPU_4KEX	 |
904
			MIPS_CPU_COUNTER |
R
Ralf Baechle 已提交
905 906 907
			MIPS_CPU_DIVEC	 |
			MIPS_CPU_WATCH	 |
			MIPS_CPU_EJTAG	 |
908 909 910
			MIPS_CPU_LLSC);

	switch (c->processor_id & 0xff00) {
911 912
	case PRID_IMP_NETLOGIC_XLP8XX:
	case PRID_IMP_NETLOGIC_XLP3XX:
J
Jayachandran C 已提交
913 914 915 916
		c->cputype = CPU_XLP;
		__cpu_name[cpu] = "Netlogic XLP";
		break;

917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
	case PRID_IMP_NETLOGIC_XLR732:
	case PRID_IMP_NETLOGIC_XLR716:
	case PRID_IMP_NETLOGIC_XLR532:
	case PRID_IMP_NETLOGIC_XLR308:
	case PRID_IMP_NETLOGIC_XLR532C:
	case PRID_IMP_NETLOGIC_XLR516C:
	case PRID_IMP_NETLOGIC_XLR508C:
	case PRID_IMP_NETLOGIC_XLR308C:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLR";
		break;

	case PRID_IMP_NETLOGIC_XLS608:
	case PRID_IMP_NETLOGIC_XLS408:
	case PRID_IMP_NETLOGIC_XLS404:
	case PRID_IMP_NETLOGIC_XLS208:
	case PRID_IMP_NETLOGIC_XLS204:
	case PRID_IMP_NETLOGIC_XLS108:
	case PRID_IMP_NETLOGIC_XLS104:
	case PRID_IMP_NETLOGIC_XLS616B:
	case PRID_IMP_NETLOGIC_XLS608B:
	case PRID_IMP_NETLOGIC_XLS416B:
	case PRID_IMP_NETLOGIC_XLS412B:
	case PRID_IMP_NETLOGIC_XLS408B:
	case PRID_IMP_NETLOGIC_XLS404B:
		c->cputype = CPU_XLR;
		__cpu_name[cpu] = "Netlogic XLS";
		break;

	default:
J
Jayachandran C 已提交
947
		pr_info("Unknown Netlogic chip id [%02x]!\n",
948 949 950 951 952
		       c->processor_id);
		c->cputype = CPU_XLR;
		break;
	}

J
Jayachandran C 已提交
953
	if (c->cputype == CPU_XLP) {
954
		set_isa(c, MIPS_CPU_ISA_M64R2);
J
Jayachandran C 已提交
955 956 957 958
		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
		/* This will be updated again after all threads are woken up */
		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
	} else {
959
		set_isa(c, MIPS_CPU_ISA_M64R1);
J
Jayachandran C 已提交
960 961
		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
	}
962
	c->kscratch_mask = 0xf;
963 964
}

965 966 967 968 969 970
#ifdef CONFIG_64BIT
/* For use by uaccess.h */
u64 __ua_limit;
EXPORT_SYMBOL(__ua_limit);
#endif

971
const char *__cpu_name[NR_CPUS];
972
const char *__elf_platform;
973

974
__cpuinit void cpu_probe(void)
L
Linus Torvalds 已提交
975 976
{
	struct cpuinfo_mips *c = &current_cpu_data;
977
	unsigned int cpu = smp_processor_id();
L
Linus Torvalds 已提交
978

R
Ralf Baechle 已提交
979
	c->processor_id = PRID_IMP_UNKNOWN;
L
Linus Torvalds 已提交
980 981 982 983 984 985
	c->fpu_id	= FPIR_IMP_NONE;
	c->cputype	= CPU_UNKNOWN;

	c->processor_id = read_c0_prid();
	switch (c->processor_id & 0xff0000) {
	case PRID_COMP_LEGACY:
986
		cpu_probe_legacy(c, cpu);
L
Linus Torvalds 已提交
987 988
		break;
	case PRID_COMP_MIPS:
989
		cpu_probe_mips(c, cpu);
L
Linus Torvalds 已提交
990 991
		break;
	case PRID_COMP_ALCHEMY:
992
		cpu_probe_alchemy(c, cpu);
L
Linus Torvalds 已提交
993 994
		break;
	case PRID_COMP_SIBYTE:
995
		cpu_probe_sibyte(c, cpu);
L
Linus Torvalds 已提交
996
		break;
997
	case PRID_COMP_BROADCOM:
998
		cpu_probe_broadcom(c, cpu);
999
		break;
L
Linus Torvalds 已提交
1000
	case PRID_COMP_SANDCRAFT:
1001
		cpu_probe_sandcraft(c, cpu);
L
Linus Torvalds 已提交
1002
		break;
1003
	case PRID_COMP_NXP:
1004
		cpu_probe_nxp(c, cpu);
1005
		break;
1006 1007 1008
	case PRID_COMP_CAVIUM:
		cpu_probe_cavium(c, cpu);
		break;
1009 1010 1011
	case PRID_COMP_INGENIC:
		cpu_probe_ingenic(c, cpu);
		break;
1012 1013 1014
	case PRID_COMP_NETLOGIC:
		cpu_probe_netlogic(c, cpu);
		break;
L
Linus Torvalds 已提交
1015
	}
1016

1017 1018 1019
	BUG_ON(!__cpu_name[cpu]);
	BUG_ON(c->cputype == CPU_UNKNOWN);

1020 1021 1022 1023 1024 1025 1026
	/*
	 * Platform code can force the cpu type to optimize code
	 * generation. In that case be sure the cpu type is correctly
	 * manually setup otherwise it could trigger some nasty bugs.
	 */
	BUG_ON(current_cpu_type() != c->cputype);

1027 1028 1029 1030
	if (mips_fpu_disabled)
		c->options &= ~MIPS_CPU_FPU;

	if (mips_dsp_disabled)
1031
		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
1032

1033
	if (c->options & MIPS_CPU_FPU) {
L
Linus Torvalds 已提交
1034
		c->fpu_id = cpu_get_fpu_id();
1035

1036 1037
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
				    MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
1038 1039 1040 1041
			if (c->fpu_id & MIPS_FPIR_3D)
				c->ases |= MIPS_ASE_MIPS3D;
		}
	}
1042

1043
	if (cpu_has_mips_r2) {
R
Ralf Baechle 已提交
1044
		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1045 1046 1047
		/* R2 has Performance Counter Interrupt indicator */
		c->options |= MIPS_CPU_PCI;
	}
R
Ralf Baechle 已提交
1048 1049
	else
		c->srsets = 1;
1050 1051

	cpu_probe_vmbits(c);
1052 1053 1054 1055 1056

#ifdef CONFIG_64BIT
	if (cpu == 0)
		__ua_limit = ~((1ull << cpu_vmbits) - 1);
#endif
L
Linus Torvalds 已提交
1057 1058
}

1059
__cpuinit void cpu_report(void)
L
Linus Torvalds 已提交
1060 1061 1062
{
	struct cpuinfo_mips *c = &current_cpu_data;

1063 1064
	printk(KERN_INFO "CPU revision is: %08x (%s)\n",
	       c->processor_id, cpu_name_string());
L
Linus Torvalds 已提交
1065
	if (c->options & MIPS_CPU_FPU)
1066
		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
L
Linus Torvalds 已提交
1067
}